

# Quad Channel, 16-Bit, Serial Input, 4-20mA & Voltage Output DAC, Dynamic Power Control

# Preliminary Technical Data

# AD5755/AD5735

# FEATURES

16/12-bit resolution and monotonicity
Dynamic power control for thermal management
Current and voltage output pins connectable to a single terminal
Current output ranges: 0 mA to 20 mA, 4 mA to 20 mA, or 0 mA to 24 mA ±0.05% total unadjusted error (TUE) maximum
Voltage output ranges (with 20% overrange): 0 V to 5 V, 0 V to 10 V, ±5 V, and ±10 V ±0.04% total unadjusted error (TUE) maximum
User programmable offset and gain
On-chip reference (±5 ppm/°C typ) -40°C to +105°C temperature range

#### APPLICATIONS

Process control Actuator control PLCs

### **GENERAL DESCRIPTION**

The AD5755/AD5735 is a quad, voltage and current output DAC, which operates with a power supply range from -26 V to

+33 V. On chip dynamic power control minimizes package power dissipation in current mode. This is achieved by regulating the voltage on the output driver from between 7.4 V to 29.5 V.

The part uses a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and that is compatible with standard SPI<sup>®</sup>, QSPI<sup>™</sup>, MICROWIRE<sup>™</sup>, DSP and microcontroller interface standards. The interface also features optional CRC-8 packet error checking as well as a watchdog timer that monitors activity on the interface.

### **PRODUCT HIGHLIGHTS**

- 1. Dynamic power control for thermal management.
- 2. 16-bit performance.
- 3. Multichannel.

#### Table 1. Complementary Devices

| Part No.        | Description                                                                  |
|-----------------|------------------------------------------------------------------------------|
| ADR445          | 5 V, ultralow noise, LDO XFET voltage reference with current sink and source |
| ADP2302/ADP2303 | 2 A/3 A, 20 V, 700 kHz,                                                      |
|                 | nonsynchronous step-down regulators                                          |







#### Rev. PrJ

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2011 Analog Devices, Inc. All rights reserved.

# TABLE OF CONTENTS

| Features                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Applications1                                                                                                                                                                                                                                                                                                                                                       |
| General Description                                                                                                                                                                                                                                                                                                                                                 |
| Product Highlights 1                                                                                                                                                                                                                                                                                                                                                |
| Functional Block Diagram 1                                                                                                                                                                                                                                                                                                                                          |
| Revision History 2                                                                                                                                                                                                                                                                                                                                                  |
| Specifications                                                                                                                                                                                                                                                                                                                                                      |
| AC Performance Characteristics7                                                                                                                                                                                                                                                                                                                                     |
| Timing Characteristics                                                                                                                                                                                                                                                                                                                                              |
| Absolute Maximum Ratings11                                                                                                                                                                                                                                                                                                                                          |
| ESD Caution11                                                                                                                                                                                                                                                                                                                                                       |
| Pin Configuration and Function Descriptions12                                                                                                                                                                                                                                                                                                                       |
| Typical Performance Characteristics                                                                                                                                                                                                                                                                                                                                 |
| 71                                                                                                                                                                                                                                                                                                                                                                  |
| Terminology                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                     |
| Terminology 16                                                                                                                                                                                                                                                                                                                                                      |
| Terminology                                                                                                                                                                                                                                                                                                                                                         |
| Terminology                                                                                                                                                                                                                                                                                                                                                         |
| Terminology                                                                                                                                                                                                                                                                                                                                                         |
| Terminology       16         Theory of Operation       18         DAC Architecture       18         Power On State of AD5755/AD5735       18         Serial Interface       19                                                                                                                                                                                      |
| Terminology       16         Theory of Operation       18         DAC Architecture       18         Power On State of AD5755/AD5735       18         Serial Interface       19         Transfer Function       19                                                                                                                                                   |
| Terminology       16         Theory of Operation       18         DAC Architecture       18         Power On State of AD5755/AD5735       18         Serial Interface       19         Transfer Function       19         Registers       20                                                                                                                        |
| Terminology       16         Theory of Operation       18         DAC Architecture       18         Power On State of AD5755/AD5735       18         Serial Interface       19         Transfer Function       19         Registers       20         Programming Sequence to Write/Enable the Output                                                                |
| Terminology       16         Theory of Operation       18         DAC Architecture       18         Power On State of AD5755/AD5735       18         Serial Interface       19         Transfer Function       19         Registers       20         Programming Sequence to Write/Enable the Output<br>Correctly       21                                          |
| Terminology       16         Theory of Operation       18         DAC Architecture       18         Power On State of AD5755/AD5735       18         Serial Interface       19         Transfer Function       19         Registers       20         Programming Sequence to Write/Enable the Output       21         Changing and Reprogramming the Range       21 |

| Features                                              | 30   |
|-------------------------------------------------------|------|
|                                                       |      |
| Output Fault                                          |      |
| Voltage Output Short Circuit Protection               | 30   |
| Digital Offset and Gain Control                       | 30   |
| Status Readback During Write                          | 30   |
| Asynchronous Clear                                    | 30   |
| Packet Error Checking                                 | 31   |
| Watchdog timer                                        | 31   |
| Output Alert                                          | 31   |
| Internal Reference                                    | 31   |
| External current setting resistor                     | 31   |
| Slew rate control                                     | 31   |
| Power Dissipation control                             | 32   |
| DC-to-DC Converters                                   | 32   |
| $AI_{cc}$ Supply Requirements—Static                  | 34   |
| AI <sub>CC</sub> Supply Requirements—Slewing          | 34   |
| Applications Information                              | 36   |
| Voltage and Current Output Ranges on the Same Termina | 1 36 |
| Precision Voltage Reference Selection                 | 36   |
| Driving Inductive Loads                               | 36   |
| Transient Voltage Protection                          | 36   |
| Microprocessor Interfacing                            | 37   |
| Layout Guidelines                                     | 37   |
| Galvanically Isolated Interface                       | 38   |
| Outline Dimensions                                    | 39   |
| Ordering Guide                                        | 39   |
|                                                       |      |

# **SPECIFICATIONS**

 $AV_{DD} = V_{BOOST_x} = 15 \text{ V}; AV_{SS} = -15 \text{ V}/0 \text{ V}; DV_{DD} = 2.7 \text{ V}$  to 5.5 V;  $AV_{CC} = 4.5 \text{ V}$  to 5.5 V; dc-to-dc converter disabled,;AGND = DGND = GNDSW\_x = 0 \text{ V}; REFIN = 5 \text{ V}; voltage outputs: R<sub>L</sub> = 1 k\Omega, C<sub>L</sub> = 220 pF; current outputs: R<sub>L</sub> = 300 Ω; all specifications T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.

| Parameter <sup>1</sup>              | Min    | Тур     | Max    | Unit       | Test Conditions/Comments                                                       |
|-------------------------------------|--------|---------|--------|------------|--------------------------------------------------------------------------------|
| VOLTAGE OUTPUT                      |        |         |        |            |                                                                                |
| Output Voltage Ranges               | 0      |         | 5      | V          |                                                                                |
|                                     | 0      |         | 10     | V          | AV <sub>DD</sub> must have minimum 2.2 V headroom on output                    |
|                                     | -5     |         | +5     | V          |                                                                                |
|                                     | -10    |         | +10    | V          | AV <sub>DD</sub> /AV <sub>ss</sub> must have minimum 2.2 V headroom or output  |
|                                     | 0      |         | 6      | v          |                                                                                |
|                                     | 0      |         | 12     | V          | AV <sub>DD</sub> must have minimum 2.2 V headroom on output                    |
|                                     | -6     |         | +6     | V          |                                                                                |
|                                     | -12    |         | +12    | V          | AV <sub>DD</sub> /AV <sub>ss</sub> must have minimum 2.2 V headroom or output  |
| ACCURACY                            |        |         |        |            | $AV_{ss} = -15 V$ , loaded and unloaded                                        |
| Resolution                          | 16     |         |        | Bits       | AD5755                                                                         |
|                                     | 12     |         |        | Bits       | AD5735                                                                         |
| Total Unadjusted Error (TUE)        |        |         |        |            |                                                                                |
| B Version                           | -0.04  |         | +0.04  | % FSR      |                                                                                |
|                                     | -0.03  | ±0.0032 | +0.03  | % FSR      | $T_A = 25^{\circ}C$                                                            |
| A Version                           | -0.25  |         | +0.25  | % FSR      |                                                                                |
|                                     | -0.075 | ±0.02   | +0.075 | % FSR      | $T_A = 25^{\circ}C$                                                            |
| Relative Accuracy (INL)             | -0.006 | ±0.0012 | +0.006 | % FSR      | AD5755 ( 0-5V, 0-10V, ±5V, ±10V ranges)                                        |
|                                     | -0.008 | ±0.0012 | +0.008 | % FSR      | AD5755 on over-ranges                                                          |
|                                     | -0.025 |         | +0.025 | % FSR      | AD5735                                                                         |
| Differential Nonlinearity (DNL)     | -1     |         | +1     | LSB        | Guaranteed monotonic                                                           |
| Zero-Scale Error                    | -0.03  | ±0.002  | +0.03  | %FSR       |                                                                                |
| Zero-Scale TC <sup>2</sup>          |        | ±2      |        | ppm FSR/°C |                                                                                |
| Bipolar Zero Error                  | -0.03  | ±0.002  | +0.03  | %FSR       |                                                                                |
| Bipolar Zero TC <sup>2</sup>        |        | ±1      |        | ppm FSR/°C |                                                                                |
| Offset Error                        | -0.03  | ±0.002  | +0.03  | %FSR       |                                                                                |
| Offset TC <sup>2</sup>              |        | ±2      |        | ppm FSR/°C |                                                                                |
| Gain Error                          | -0.03  | ±0.004  | +0.03  | % FSR      |                                                                                |
| Gain TC <sup>2</sup>                |        | ±3      |        | ppm FSR/°C |                                                                                |
| OUTPUT CHARACTERISTICS <sup>2</sup> |        |         |        |            |                                                                                |
| Headroom                            |        | 1       | 2.2    | V          |                                                                                |
| Footroom                            |        | 1       | 1.4    | V          |                                                                                |
| Output Voltage Drift vs. Time       |        | 20      |        | ppm FSR    | Drift after 1000 hours, ¾ scale output,<br>T」= 150°C, AV <sub>ss</sub> = -15 V |
| Short-Circuit Current               | 12/6   | 16/8    |        | mA         | Programmable by user, defaults to 16mA Typ level                               |
| Load                                | 1      |         |        | kΩ         | For specified performance                                                      |
| Capacitive Load Stability           |        |         |        |            |                                                                                |
|                                     |        |         | 10     | nF         |                                                                                |
|                                     |        |         | 2      | μF         | External compensation capacitor of 220 pF connected                            |
| DC Output Impedance                 |        | 0.06    |        | Ω          |                                                                                |

| Parameter <sup>1</sup>                 | Min    | Тур                           | Мах                           | Unit       | Test Conditions/Comments                                          |
|----------------------------------------|--------|-------------------------------|-------------------------------|------------|-------------------------------------------------------------------|
| DC PSRR                                |        | 50                            |                               | μV/V       |                                                                   |
| CURRENT OUTPUT                         |        |                               |                               | P          |                                                                   |
| Output Current Ranges                  | 0      |                               | 24                            | mA         |                                                                   |
|                                        | 0      |                               | 20                            | mA         |                                                                   |
|                                        | 4      |                               | 20                            | mA         |                                                                   |
| Resolution                             | 16     |                               | 20                            | Bits       | AD5755                                                            |
| Resolution                             | 10     |                               |                               | Bits       | AD5735                                                            |
| ACCURACY (External R <sub>set</sub> )  | 12     |                               |                               | Dits       |                                                                   |
| Total Unadjusted Error (TUE)           |        |                               |                               |            |                                                                   |
| B Version                              | -0.05  | ±0.009                        | +0.05                         | % FSR      |                                                                   |
| A Version                              | -0.2   | ±0.005                        | +0.2                          | % FSR      |                                                                   |
|                                        | -0.2   | 10.04                         |                               | % FSR      | AD5755                                                            |
| Relative Accuracy (INL)                |        |                               | +0.006                        |            |                                                                   |
|                                        | -0.025 |                               | +0.025                        | % FSR      | AD5735                                                            |
| Differential Nonlinearity (DNL)        | -1     |                               | +1                            | LSB        | Guaranteed monotonic                                              |
| Offset Error                           | -0.05  | ±0.005                        | +0.05                         | % FSR      |                                                                   |
| Offset Error Drift <sup>2</sup>        |        | ±4                            |                               | ppm FSR/°C |                                                                   |
| Gain Error                             | -0.05  | ±0.004                        | +0.05                         | % FSR      |                                                                   |
| Gain TC <sup>2</sup>                   |        | ±3                            |                               | ppm FSR/°C |                                                                   |
| Full-Scale Error                       | -0.05  | ±0.008                        | +0.05                         | % FSR      |                                                                   |
| Full-Scale TC <sup>2</sup>             |        | ±5                            |                               | ppm FSR/°C |                                                                   |
| ACCURACY (Internal R <sub>set</sub> )  |        |                               |                               |            |                                                                   |
| Total Unadjusted Error (TUE)           |        |                               |                               |            |                                                                   |
| B Version                              | -0.24  |                               | +0.24                         | % FSR      |                                                                   |
|                                        | -0.21  | TBD                           | +0.21                         | % FSR      | $T_A = 25^{\circ}C$                                               |
| A Version                              | -0.3   |                               | +0.3                          | % FSR      |                                                                   |
|                                        | -0.15  | ±0.05                         | +0.15                         | % FSR      | $T_A = 25^{\circ}C$                                               |
| TUE TC <sup>2</sup>                    |        | ±TBD                          |                               | ppm        |                                                                   |
| Relative Accuracy (INL)                | -0.006 |                               | +0.006                        | % FSR      | AD5755                                                            |
| ······································ | -0.025 |                               | +0.025                        | % FSR      | AD5735                                                            |
| Differential Nonlinearity (DNL)        | -1     |                               | +1                            | LSB        | Guaranteed monotonic                                              |
| Offset Error                           | -0.15  |                               | +0.15                         | % FSR      |                                                                   |
| Oliset Elloi                           |        | TBD                           |                               | % FSR      |                                                                   |
| Officet Funer Duift <sup>2</sup>       | -0.14  |                               | +0.14                         |            | $T_A = 25^{\circ}C$                                               |
| Offset Error Drift <sup>2</sup>        | 0.10   | ±6                            | . 0.10                        | ppm FSR/°C |                                                                   |
| Gain Error                             | -0.12  |                               | +0.12                         | % FSR      | T 0590                                                            |
|                                        | -0.06  | ±0.002                        | +0.06                         | % FSR      | $T_A = 25^{\circ}C$                                               |
| Gain TC <sup>2</sup>                   |        | ±9                            |                               | ppm FSR/°C |                                                                   |
| Full-Scale Error                       | -0.14  |                               | +0.14                         | % FSR      |                                                                   |
|                                        | -0.1   | ±0.007                        | +0.1                          | % FSR      | $T_A = 25^{\circ}C$                                               |
| Full-Scale TC <sup>2</sup>             |        | ±14                           |                               | ppm FSR/°C |                                                                   |
| OUTPUT CHARACTERISTICS <sup>2</sup>    |        |                               |                               |            |                                                                   |
| Current Loop Compliance Voltage        |        | V <sub>BOOST_X</sub><br>- 2.4 | V <sub>BOOST_X</sub><br>- 2.7 | V max      |                                                                   |
| Output Current Drift vs. Time          |        |                               |                               |            | Drift after 1000 hours, ¾ scale output,<br>T <sub>1</sub> = 150°C |
|                                        |        | 90                            |                               | ppm FSR    | External R <sub>SET</sub>                                         |
|                                        |        | 140                           |                               | ppm FSR    | Internal R <sub>set</sub>                                         |
| Resistive Load                         |        |                               | 1000                          | Ω          | The dc-dc converter has been characterized with a                 |
|                                        |        |                               |                               |            | maximum load of 1 k $\Omega$ , chosen such that                   |
|                                        | 1      |                               |                               |            |                                                                   |
|                                        |        |                               |                               |            | compliance is not exceeded.                                       |
| DC PSRR                                |        | 0.02                          | 1                             | μA/V       | compliance is not exceeded.                                       |

# Preliminary Technical Data

# AD5755/AD5735

| Parameter <sup>1</sup>                      | Min          | Тур   | Мах   | Unit          | Test Conditions/Comments                                                           |
|---------------------------------------------|--------------|-------|-------|---------------|------------------------------------------------------------------------------------|
| <b>REFERENCE INPUT/OUTPUT</b>               |              |       |       |               |                                                                                    |
| Reference Input <sup>2</sup>                |              |       |       |               |                                                                                    |
| Reference Input Voltage                     | 4.95         | 5     | 5.05  | V nom         | For specified performance                                                          |
| DC Input Impedance                          | 45           | 150   |       | $M\Omega$ min |                                                                                    |
| Reference Output                            |              |       |       |               |                                                                                    |
| Output Voltage                              | 4.995        | 5     | 5.005 | V             | $T_A = 25^{\circ}C$                                                                |
| Reference TC <sup>2,3</sup>                 | -10          | ±5    | +10   | ppm/°C        |                                                                                    |
| Output Noise (0.1 Hz to 10 Hz) <sup>2</sup> |              | 7     |       | μV p-p        |                                                                                    |
| Noise Spectral Density <sup>2</sup>         |              | 100   |       | nV/√Hz        | At 10 kHz                                                                          |
| Output Voltage Drift vs. Time <sup>2</sup>  |              | 180   |       | ppm           | Drift after 1000 hours, T <sub>J</sub> = 150°C                                     |
| Capacitive Load <sup>2</sup>                |              | 1000  |       | nF            |                                                                                    |
| Load Current                                |              | 9     |       | mA            |                                                                                    |
| Short-Circuit Current                       |              | 10    |       | mA            |                                                                                    |
| Line Regulation <sup>2</sup>                |              | 3     |       | ppm/V         |                                                                                    |
| Load Regulation <sup>2</sup>                |              | 95    |       | ppm/mA        |                                                                                    |
| Thermal Hysteresis <sup>2</sup>             |              | 160   |       | ppm           | First temperature cycle                                                            |
|                                             |              | 5     |       | ppm           | Second temperature cycle                                                           |
| DC-DC                                       |              |       |       |               |                                                                                    |
| SWITCH                                      |              |       |       |               |                                                                                    |
| SWITCH On Resistance                        |              | 0.425 |       | ohm           |                                                                                    |
| SWITCH Leakage Current                      |              | 10    |       | nA            |                                                                                    |
| Peak Current Limit                          |              | 0.8   |       | A             |                                                                                    |
| OSCILLATOR                                  |              |       |       |               |                                                                                    |
| Oscillator Frequency                        | 11.5         | 13    | 14.5  | MHz           | This oscillator is divided down to give the dc-to-dc converter switching frequency |
| Maximum Duty Cycle                          |              | 89.6  |       | %             | @410kHz DCDC switching frequency                                                   |
| DIGITAL INPUTS <sup>2</sup>                 |              |       |       |               | JEDEC compliant                                                                    |
| V <sub>⊮</sub> , Input High Voltage         | 2            |       |       | V             |                                                                                    |
| V <sub>II</sub> , Input Low Voltage         |              |       | 0.8   | V             |                                                                                    |
| Input Current                               | -1           |       | +1    | μΑ            | Per pin                                                                            |
| Pin Capacitance                             |              | 2.6   |       | pF            | Per pin                                                                            |
| DIGITAL OUTPUTS <sup>2</sup>                |              |       |       |               |                                                                                    |
| SDO, ALERT                                  |              |       |       |               |                                                                                    |
| V <sub>OL</sub> , Output Low Voltage        |              |       | 0.4   | V             | sinking 200 μA                                                                     |
| V <sub>OH</sub> , Output High Voltage       | DVDD<br>-0.5 |       |       | V             | sourcing 200 μA                                                                    |
| High Impedance Leakage<br>Current           | -1           |       | +1    | μΑ            |                                                                                    |
| High Impedance Output<br>Capacitance        |              | 5     |       | pF            |                                                                                    |
| FAULT                                       |              |       |       |               |                                                                                    |
| V <sub>oL</sub> , Output Low Voltage        |              |       | 0.4   | V             | 10k $\Omega$ pull-up resistor to DVDD                                              |
| V <sub>oL</sub> , Output Low Voltage        |              | 0.6   |       | V             | At 2.5 mA                                                                          |
| V <sub>OH</sub> , Output High Voltage       | 3.6          |       |       | V             | 10k $\Omega$ pull-up resistor to DVDD                                              |
| POWER REQUIREMENTS                          |              |       |       |               |                                                                                    |
| AV <sub>DD</sub>                            | 12           |       | 33    | V             |                                                                                    |
| AV <sub>ss</sub>                            | -26.4        |       | -10.8 | V             |                                                                                    |
| DVDD                                        | 2.7          |       | 5.5   |               |                                                                                    |
| AVCC                                        | 4.5          |       | 5.5   | V             |                                                                                    |
| AI <sub>DD</sub>                            |              | 9     | 10.5  | mA            | Vout mode on all channels, Output unloaded, Over                                   |
|                                             | 1            |       |       |               | supplies                                                                           |

| Parameter <sup>1</sup> | Min  | Тур | Max | Unit | Test Conditions/Comments                                                      |
|------------------------|------|-----|-----|------|-------------------------------------------------------------------------------|
|                        |      |     | 7.5 | mA   | lout mode on all channels,                                                    |
| Al <sub>ss</sub>       | -11  | -9  |     | mA   | Vout mode on all channels, Output unloaded, Over supplies                     |
|                        | -1.4 |     |     | mA   | lout mode on all channels                                                     |
| DI <sub>cc</sub>       |      | 9.2 | 11  | mA   | $V_{IH} = DVDD, V_{IL} = GND$ , Internal Oscillator running,<br>Over supplies |
| Alcc                   |      |     | 1   | mA   | Output unloaded, Over supplies                                                |
| Al <sub>boost</sub>    |      |     | 2.7 | mA   | Per Channel, Vout mode, Output unloaded, Over<br>supplies                     |
|                        |      |     | 1   | mA   | Per Channel, lout mode                                                        |
| Power Dissipation      |      | TBD |     | mW   | $AV_{DD} = 33V$ , $AV_{SS} = 0V$ , outputs unloaded                           |
|                        |      | TBD |     | mW   | $AV_{DD} = 33V$ , $AV_{SS} = -26.4$ V, outputs unloaded                       |
|                        |      | TBD |     | mW   | $AV_{DD} = 15V$ , $AV_{SS} = -15V$ , outputs unloaded                         |

<sup>1</sup>Temperature range: -40°C to +105°C; typical at +25°C. <sup>2</sup> Guaranteed by characterization; not production tested. <sup>3</sup> The on-chip reference is production trimmed and tested at 25°C and 85°C. It is characterized from -40°C to +105°C.

# AC PERFORMANCE CHARACTERISTICS

 $AV_{DD} = V_{BOOST_x} = 15 \text{ V}; AV_{SS} = -15 \text{ V}; DV_{DD} = 2.7 \text{ V}$  to 5.5 V;  $AV_{CC} = 4.5 \text{ V}$  to 5.5 V; dc-to-dc converter disabled; AGND = DGND = GNDSW\_x = 0 \text{ V}; REFIN= 5 \text{ V}; voltage outputs: R<sub>L</sub> = 2 k\Omega, C<sub>L</sub> = 220 pF; current outputs: R<sub>L</sub> = 300 Ω; all specifications T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.

#### Table 3.

| Parameter <sup>1</sup>                      | Min | Тур  | Max | Unit    | Test Conditions/Comments                                             |
|---------------------------------------------|-----|------|-----|---------|----------------------------------------------------------------------|
| DYNAMIC PERFORMANCE                         |     |      |     |         |                                                                      |
| Voltage Output                              |     |      |     |         |                                                                      |
| Output Voltage Settling Time                |     | 11   |     | μs      | 5 V step to $\pm 0.03\%$ FSR, 0 V to 5 V range                       |
|                                             |     |      | 18  | μs      | 10 V step to $\pm$ 0.03% FSR, 0 V to 10 V range                      |
|                                             |     |      | 13  | μs      | 100 mV step to 1 LSB (16-bit LSB), 0 V to 10 V range                 |
| Slew Rate                                   |     | 1.9  |     | V/µs    | (0-10V range)                                                        |
| Power-On Glitch Energy                      |     | 150  |     | nV-sec  |                                                                      |
| Digital-to-Analog Glitch Energy             |     | 6    |     | nV-sec  |                                                                      |
| Glitch Impulse Peak Amplitude               |     | 25   |     | mV      |                                                                      |
| Digital Feedthrough                         |     | 1    |     | nV-sec  |                                                                      |
| DAC to DAC Crosstalk                        |     | 2    |     | nV-sec  | (0-10V range)                                                        |
| Output Noise (0.1 Hz to 10 Hz<br>Bandwidth) |     | 0.15 |     | LSB p-p | (16-Bit LSB), 0-10V range                                            |
| Output Noise Spectral Density               |     | 150  |     | nV/√Hz  | Measured at 10 kHz, mid-scale output, 0-10\<br>range                 |
| AC PSRR                                     |     | 83   |     | dB      | 200mV 50/60Hz Sine wave superimposed or<br>power supply voltage100mV |
| Current Output                              |     |      |     |         |                                                                      |
| Output Current Settling Time                |     | 15   |     | µs typ  | To 0.1% FSR (0-24mA)                                                 |
|                                             |     | -    |     | ms typ  | See Figure 7                                                         |
| Output Noise (0.1 Hz to 10 Hz<br>Bandwidth) |     | 0.15 |     | LSB p-p | (16-Bit LSB), 10V output, 0-10V range                                |
| Output Noise Spectral Density               |     | 0.5  |     | nA/√Hz  | Measured at 10 kHz, mid-scale output, 0-<br>24mA range               |

<sup>1</sup> Guaranteed by characterization, not production tested.

# TIMING CHARACTERISTICS

 $AV_{DD} = V_{BOOST_x} = 15 \text{ V}; AV_{SS} = -15 \text{ V}; DV_{DD} = 2.7 \text{ V}$  to 5.5 V;  $AV_{CC} = 4.5 \text{ V}$  to 5.5 V; dc-to-dc converter disabled; AGND = DGND = GNDSW\_x = 0 \text{ V}; REFIN= 5 \text{ V}; voltage outputs: R<sub>L</sub> = 1 k\Omega, C<sub>L</sub> = 220 pF; current outputs: R<sub>L</sub> = 300  $\Omega$ ; all specifications T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.

| Table | 4  |
|-------|----|
| Table | 4. |

| Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit   | Description                                                                                                   |
|------------------------------|----------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------|
| t <sub>1</sub>               | 33                                           | ns min | SCLK cycle time                                                                                               |
| t <sub>2</sub>               | 13                                           | ns min | SCLK high time                                                                                                |
| t <sub>3</sub>               | 13                                           | ns min | SCLK low time                                                                                                 |
| t <sub>4</sub>               | 13                                           | ns min | SYNC falling edge to SCLK falling edge setup time                                                             |
| t <sub>5</sub>               | 13                                           | ns min | SCLK falling edge to SYNC rising edge                                                                         |
| t <sub>6</sub>               | 198                                          | ns min | SYNC high time                                                                                                |
| t <sub>7</sub>               | 5                                            | ns min | Data setup time                                                                                               |
| t <sub>8</sub>               | 5                                            | ns min | Data hold time                                                                                                |
| t <sub>9</sub>               | 20                                           | μs min | SYNC rising edge to LDAC falling edge (all DACs updated or any channel has digital slew rate control enabled) |
|                              | 5                                            | μs min | SYNC rising edge to LDAC falling edge (single DAC updated)                                                    |
| t <sub>10</sub>              | 10                                           | ns min | LDAC pulse width low                                                                                          |
| t <sub>11</sub>              | 500                                          | ns max | LDAC falling edge to DAC output response time                                                                 |
| t <sub>12</sub>              | See AC Performance<br>Characteristics        | µs max | DAC output settling time                                                                                      |
| t <sub>13</sub>              | 10                                           | ns min | CLEAR high time                                                                                               |
| t <sub>14</sub>              | 5                                            | μs max | CLEAR activation time                                                                                         |
| t <sub>15</sub>              | 40                                           | ns max | SCLK rising edge to SDO valid                                                                                 |
| t <sub>16</sub>              | 21                                           | μs min | SYNC rising edge to DAC output response time (LDAC = 0) (all DACs updated)                                    |
|                              | 5                                            | μs min | $\overline{\text{SYNC}}$ rising edge to DAC output response time (LDAC = 0) (single                           |
|                              |                                              |        | DAC updated)                                                                                                  |
| t <sub>17</sub>              | 500                                          | ns min | LDAC falling edge to SYNC rising edge                                                                         |
| t <sub>18</sub>              | 800                                          | ns min | RESETpulse width                                                                                              |
| t <sub>19</sub> <sup>4</sup> | 20                                           | μs min | SYNC high to next SYNC low (Ramp enabled)                                                                     |
|                              | 5                                            | µs min | SYNC high to next SYNC low (Ramp disabled)                                                                    |

<sup>1</sup> Guaranteed by design and characterization; not production tested.

<sup>2</sup> All input signals are specified with  $t_R = t_F = 5$  ns (10% to 90% of DVDD) and timed from a voltage level of 1.2 V.

<sup>3</sup> See Figure 2 , Figure 3 , Figure 4 and Figure 5

<sup>4</sup> This specification applies if LDAC is held low during the write cycle; otherwise, see t<sub>9</sub>.

# Preliminary Technical Data

# AD5755/AD5735



Rev. PrJ | Page 9 of 39

**Preliminary Technical Data** 



Figure 5. Load Circuit for SDO Timing Diagram

# ABSOLUTE MAXIMUM RATINGS

 $T_A = 25^{\circ}$ C, unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up.

#### Table 5.

| ParameterRating $AV_{DD}, V_{BOOST_x}$ to AGND, DGND $-0.3 \vee$ to $+33 \vee$ $AV_{SS}$ to AGND, DGND $+0.3 \vee$ to $-28 \vee$ $AV_{DD}$ to $AV_{SS}$ $-0.3 \vee$ to $+60 \vee$ $AV_{CC}$ to AGND $-0.3 \vee$ to $+7 \vee$ $DV_{DD}$ to DGND $-0.3 \vee$ to $+7 \vee$ Digital Inputs to DGND $-0.3 \vee$ to $DV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $DV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $DV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $DV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $-0.3 \vee$ to $AV_{DD} + 0.3 \vee$ or $+7 \vee$ (whichever is less) $AV_{SS}$ to $V_{BOOST_x}$ or $33 \vee$ if using the dc-to-dc circuitry $I_{OUT_x}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 \vee$ if using the dc-to-dc circuitry $I_{OUT_x}$ to AGND $-0.3 \vee$ to $+0.3 \vee$ $O_{DERAIBC,D} / +V_{SENSEA,B,C,D}$ to AGND $-0.3 \vee$ to $+0.3 \vee$ $I_{OUT_x}$ to AGND $-0.3 \vee$ to $+0.3 \vee$ $I_{OUT_x}$ to AGND $-40^\circ$ C to $+105^\circ$ C $I_{OUT_x}$ to AGND $-40^\circ$ C to $+105^\circ$ C $I_{OT}$ $I_{OT}$ <t< th=""><th>1 4010 51</th><th></th></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1 4010 51                                                       |                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------|
| AV_{SS} to AGND, DGND+0.3 V to $-28$ VAV_{SS} to AGND, DGND+0.3 V to $-28$ VAV_{DD} to AV_{SS}-0.3 V to $+60$ VAV_{CC} to AGND-0.3 V to $+7$ VDV_{DD} to DGND-0.3 V to $+7$ VDigital Inputs to DGND-0.3 V to DV_{DD} + 0.3 V or $+7$ V(whichever is less)-0.3 V to DV_{DD} + 0.3 V or $+7$ V(whichever is less)-0.3 V to AV_{DD} + 0.3 V or $+7$ V(whichever is less)-0.3 V to AV_{DD} + 0.3 V or $+7$ V(whichever is less)-0.3 V to AV_{DD} + 0.3 V or $+7$ V(whichever is less)-0.3 V to AV_{DD} + 0.3 V or $+7$ V(whichever is less)-0.3 V to AV_{DD} + 0.3 V or $+7$ V(whichever is less)-0.3 V to AV_{DD} + 0.3 V or $+7$ V(whichever is less)AV_{SS} to V_{BOOST_X} or 33 V if using the dc-to-dc circuitry-V_{SENSEA,B,C,D} / +V_{SENSEA,B,C,D} to AGNDAV_{SS} to V_{BOOST_X} or 33 V if using the dc-to-dc circuitryI_{OUT_X} to AGND-0.3 V to $+0.3$ V-0.3 V to $+0.3$ V-0.3 V to $+0.3$ VOperating Temperature Range $-65^{\circ}$ C to $+105^{\circ}$ CJunction Temperature (T_J max)125^{\circ}C64-Lead LFCSP $20^{\circ}$ C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Parameter                                                       | Rating                            |
| AV<br>DD<br>to AV<br>SD $-0.3 V$ to $+60 V$ AV<br>CC<br>to AGND $-0.3 V$ to $+7 V$ DV<br>DD<br>DD<br>to DGND $-0.3 V$ to $+7 V$ Digital Inputs to DGND $-0.3 V$ to DV<br>DV<br>DD<br>Digital Outputs to DGND $-0.3 V$ to DV<br>DV<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD<br>DD                                                                                                                                                                                                                                                                                                                                                           | $AV_{DD}$ , $V_{BOOST_x}$ to AGND, DGND                         | –0.3 V to +33 V                   |
| AV<br>Cc to AGND $-0.3 V$ to $+7 V$ DV<br>DD<br>DD to DGND $-0.3 V$ to $+7 V$ Digital Inputs to DGND $-0.3 V$ to $DV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less)Digital Outputs to DGND $-0.3 V$ to $DV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less)REFIN/REFOUT to AGND $-0.3 V$ to $AV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less) $V_{OUT_x}$ to AGND $-0.3 V$ to $AV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less) $-V_{SENSEA,B,CD} / +V_{SENSEA,B,CD}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 V$ if using<br>the dc-to-dc circuitry $-V_{SENSEA,B,CD} / +V_{SENSEA,B,CD}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 V$ if using<br>the dc-to-dc circuitry $I_{OUT_x}$ to AGND $-0.3 V$ to $+0.3 V$ $AGND, GNDSW_x$ to DGND $-0.3 V$ to $+0.3 V$ Operating Temperature Range $-65^{\circ}$ C to $+105^{\circ}$ C $Industrial^1$ $-40^{\circ}$ C to $+105^{\circ}$ C $Junction Temperature (T_J max)$ $125^{\circ}$ C $\theta_{JA}$ Thermal Impedance <sup>2</sup> $20^{\circ}$ C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AV <sub>ss</sub> to AGND, DGND                                  | +0.3 V to -28 V                   |
| $DV_{DD}$ to DGND $-0.3 V$ to $+7 V$ Digital Inputs to DGND $-0.3 V$ to $DV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less)Digital Outputs to DGND $-0.3 V$ to $DV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less)REFIN/REFOUT to AGND $-0.3 V$ to $AV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less) $V_{OUT_x}$ to AGND $-0.3 V$ to $AV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less) $V_{OUT_x}$ to AGND $-0.3 V$ to $AV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less) $V_{OUT_x}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 V$ if using<br>the dc-to-dc circuitry $-V_{SENSEA,B,CD} / +V_{SENSEA,B,CD}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 V$ if using<br>the dc-to-dc circuitry $I_{OUT_x}$ to AGND $-0.3 to +33 V$ $AGND$ , $GNDSW_x$ to DGND $-0.3 V$ to $+0.3 V$ Operating Temperature Range (T_A) $-40^\circ$ C to $+105^\circ$ CIndustrial1 $-40^\circ$ C to $+105^\circ$ CJunction Temperature (T_J max) $125^\circ$ C $\theta_{JA}$ Thermal Impedance2 $20^\circ$ C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $AV_{DD}$ to $AV_{SS}$                                          | –0.3 V to +60 V                   |
| Digital Inputs to DGND-0.3 V to DV_DD + 0.3 V or +7 V<br>(whichever is less)Digital Outputs to DGND-0.3 V to DV_DD + 0.3 V or +7 V<br>(whichever is less)REFIN/REFOUT to AGND-0.3 V to AV_DD + 0.3 V or +7 V<br>(whichever is less)V_OUT_x to AGND-0.3 V to AV_DD + 0.3 V or +7 V<br>(whichever is less)-V_SENSEA,B,C,D / +V_SENSEA,B,C,D to AGNDAV_SS to V_BOOST_x or 33 V if using<br>the dc-to-dc circuitry-V_SENSEA,B,C,D / +V_SENSEA,B,C,D to AGNDAV_SS to V_BOOST_x or 33 V if using<br>the dc-to-dc circuitryI_OUT_x to AGND-0.3 to +33 V<br>-0.3 V to +0.3 VAGND, GNDSW_x to DGND-0.3 V to +0.3 VOperating Temperature Range (T_A)<br>Industrial1-40°C to +105°C<br>-65°C to +150°CJunction Temperature (T_J max)125°C64-Lead LFCSP20°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | AV <sub>cc</sub> to AGND                                        | –0.3 V to +7 V                    |
| Image: constraint of the sector of the se | DV <sub>DD</sub> to DGND                                        | –0.3 V to +7 V                    |
| REFIN/REFOUT to AGND(whichever is less) $PO.3 V$ to $AV_{DD} + 0.3 V$ or $+7 V$<br>(whichever is less) $V_{OUT_x}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 V$ if using<br>the dc-to-dc circuitry $-V_{SENSEA,B,C,D} / +V_{SENSEA,B,C,D}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 V$ if using<br>the dc-to-dc circuitry $I_{OUT_x}$ to AGND $AV_{SS}$ to $V_{BOOST_x}$ or $33 V$ if using<br>the dc-to-dc circuitry $I_{OUT_x}$ to AGND $-0.3 \text{ to } +33 V$ $AGND, GNDSW_x$ to DGND $-0.3 \text{ to } +0.3 V$ Operating Temperature Range $-40^{\circ}$ C to $+105^{\circ}$ C $Industrial^1$ $-40^{\circ}$ C to $+150^{\circ}$ C $Junction Temperature (T_j max)$ $125^{\circ}$ C $64$ -Lead LFCSP $20^{\circ}$ C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Digital Inputs to DGND                                          |                                   |
| Vout_x to AGNDAVss to VBOOST_x or 33 V if using<br>the dc-to-dc circuitry-VsenseA,B,C,D / +VsenseA,B,C,D to AGNDAVss to VBOOST_x or 33 V if using<br>the dc-to-dc circuitryIout_x to AGNDAVss to VBOOST_x or 33 V if using<br>the dc-to-dc circuitrySW_x to AGND-0.3 to +33 VAGND, GNDSW_x to DGND-0.3 V to +0.3 VOperating Temperature Range (T_A)-40°C to +105°CIndustrial1-40°C to +150°CStorage Temperature (T_J max)125°C64-Lead LFCSP20°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Digital Outputs to DGND                                         |                                   |
| $-V_{SENSEA,B,C,D} / +V_{SENSEA,B,C,D}$ to AGNDthe dc-to-dc circuitry $-V_{SENSEA,B,C,D} / +V_{SENSEA,B,C,D}$ to AGND $AV_{SS}$ to $V_{BOOST_X}$ or 33 V if using<br>the dc-to-dc circuitry $I_{OUT_X}$ to AGND $AV_{SS}$ to $V_{BOOST_X}$ or 33 V if using<br>the dc-to-dc circuitrySW_x to AGND $-0.3$ to $+33$ VAGND, GNDSW_x to DGND $-0.3$ V to $+0.3$ VOperating Temperature Range (T_A) $-40^{\circ}$ C to $+105^{\circ}$ CIndustrial1 $-40^{\circ}$ C to $+150^{\circ}$ CJunction Temperature (T_J max) $125^{\circ}$ C $64$ -Lead LFCSP $20^{\circ}$ C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | REFIN/REFOUT to AGND                                            |                                   |
| I<br>OUT_x to AGNDthe dc-to-dc circuitry $I_{OUT_x}$ to AGNDAV_{SS} to V_{BOOST_x} or 33 V if using<br>the dc-to-dc circuitrySW_x to AGND $-0.3$ to $+33$ VAGND, GNDSW_x to DGND $-0.3$ V to $+0.3$ VOperating Temperature Range (T_A) $-40^{\circ}$ C to $+105^{\circ}$ CIndustrial1 $-40^{\circ}$ C to $+105^{\circ}$ CStorage Temperature Range $-65^{\circ}$ C to $+150^{\circ}$ CJunction Temperature (T_J max)125°C $64$ -Lead LFCSP $20^{\circ}$ C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $V_{OUT_x}$ to AGND                                             |                                   |
| the dc-to-dc circuitrySW_x to AGND $-0.3$ to $+33$ VAGND, GNDSW_x to DGND $-0.3$ V to $+0.3$ VOperating Temperature Range (T_A) $-40^{\circ}$ C to $+105^{\circ}$ CIndustrial1 $-40^{\circ}$ C to $+150^{\circ}$ CStorage Temperature Range $-65^{\circ}$ C to $+150^{\circ}$ CJunction Temperature (T_ max)125°C64-Lead LFCSP $-00^{\circ}$ C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $-V_{\text{SENSEA,B,C,D}}$ / $+V_{\text{SENSEA,B,C,D}}$ to AGND |                                   |
| AGND, GNDSW_x to DGND     -0.3 V to +0.3 V       Operating Temperature Range (T <sub>A</sub> )     -40°C to +105°C       Industrial <sup>1</sup> -40°C to +150°C       Storage Temperature Range     -65°C to +150°C       Junction Temperature (T <sub>J</sub> max)     125°C       64-Lead LFCSP     20°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $I_{OUT_x}$ to AGND                                             |                                   |
| Operating Temperature Range (T_A)Industrial1Storage Temperature RangeJunction Temperature (T_1 max)64-Lead LFCSP $\theta_{JA}$ Thermal Impedance220°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SW_x to AGND                                                    | –0.3 to +33 V                     |
| Industrial1-40°C to +105°CStorage Temperature Range-65°C to +150°CJunction Temperature (T, max)125°C64-Lead LFCSP20°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | AGND, GNDSW_x to DGND                                           | –0.3 V to +0.3 V                  |
| Storage Temperature Range-65°C to +150°CJunction Temperature (T, max)125°C64-Lead LFCSP9JA Thermal Impedance²20°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Operating Temperature Range $(T_A)$                             |                                   |
| Junction Temperature (T <sub>J</sub> max) 125°C<br>64-Lead LFCSP<br>θ <sub>JA</sub> Thermal Impedance <sup>2</sup> 20°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Industrial <sup>1</sup>                                         | –40°C to +105°C                   |
| $\begin{array}{c} 64-\text{Lead LFCSP} \\ \theta_{\text{JA}} \text{Thermal Impedance}^2 \\ \end{array} 20^{\circ}\text{C/W} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Storage Temperature Range                                       | –65°C to +150°C                   |
| θ <sub>JA</sub> Thermal Impedance <sup>2</sup> 20°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Junction Temperature (T <sub>J</sub> max)                       | 125°C                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 64-Lead LFCSP                                                   |                                   |
| Power Dissipation $(T max - T)/A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\theta_{JA}$ Thermal Impedance <sup>2</sup>                    | 20°C/W                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Power Dissipation                                               | $(T_{J} max - T_{A})/\theta_{JA}$ |
| Lead Temperature JEDEC Industry Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Lead Temperature                                                | JEDEC Industry Standard           |
| Soldering J-STD-020                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Soldering                                                       | J-STD-020                         |

 $^{\rm 1}$  Power dissipated on chip must be derated to keep the junction temperature below 125°C

<sup>2</sup> Based on a JEDEC 4 layer test board

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

000-00000

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. 64 LFCSP Pin Configuration

| Pin No. | Mnemonic           | Description                                                                                                                                                                                               |  |  |  |
|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1       | R <sub>set_b</sub> | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the lout_B temperature drift performance. See the Features section.                      |  |  |  |
| 2       | $R_{SET_{A}}$      | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the lout_Atemperature drift performance. See the Features section.                       |  |  |  |
| 3       | REFGND             | Ground Reference Point for Internal Reference.                                                                                                                                                            |  |  |  |
| 4       | REFGND             | Ground Reference Point for Internal Reference.                                                                                                                                                            |  |  |  |
| 5       | ADO                | Address decode for the DUT on the board.                                                                                                                                                                  |  |  |  |
| 6       | AD1                | Address decode for the DUT on the board.                                                                                                                                                                  |  |  |  |
| 7       | SYNC               | Active Low Input. This is the frame synchronization signal for the serial interface. While SYNC is low, data is                                                                                           |  |  |  |
|         |                    | transferred in on the falling edge of SCLK.                                                                                                                                                               |  |  |  |
| 8       | SCLK               | Serial Clock Input. Data is clocked into the shift register on the rising edge of SCLK. This operates at clock speeds of up to 30 MHz.                                                                    |  |  |  |
| 9       | SDIN               | Serial Data Input. Data must be valid on the falling edge of SCLK.                                                                                                                                        |  |  |  |
| 10      | SDO                | Serial Data Output. Used to clock data from the serial register in readback mode. See Figure 3 and Figure 4.                                                                                              |  |  |  |
| 11      | DV <sub>DD</sub>   | Digital Supply Pin. Voltage ranges from 2.7 V to 5.5 V.                                                                                                                                                   |  |  |  |
| 12      | DGND               | Digital Ground Pin.                                                                                                                                                                                       |  |  |  |
| 13      | LDAC               | Load DAC. Active Low Input. This is used to update the DAC registers and consequently the analog outputs. When tied permanently low the addressed DAC register is updated on the rising edge of SYNC. If  |  |  |  |
|         |                    | LDAC is held high during the write cycle the DAC input register is updated but the output update only                                                                                                     |  |  |  |
|         |                    | takes place at the falling edge of LDAC. See Figure 2. Using this mode all analog outputs can be updated                                                                                                  |  |  |  |
|         |                    | simultaneously. The LDAC pin must not be left unconnected.                                                                                                                                                |  |  |  |
| 14      | CLEAR              | Active High, Edge Sensitive Input. Asserting this pin sets the Output Current/Voltage to the pre-<br>programmed CLEAR CODE. Only channels enabled to be cleared will be cleared. See features section for |  |  |  |

# Preliminary Technical Data

| Pin No. | Mnemonic               | Description                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|---------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|         |                        | more information. When CLEAR is active, the DAC register cannot be written to.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 15      | ALERT                  | Active High Output. This pin is asserted when there has been no SPI activity on the interface pins for a predetermined time. See features section for more information.                                                                                                                                                                                                                                       |  |  |  |  |  |
| 16      | FAULT                  | Active Low Output. This pin is asserted low when an open circuit in current mode is detected or a short circuit in voltage mode is detected or a PEC error is detected or an over temperature is detected (see Features section). Open Drain Output.                                                                                                                                                          |  |  |  |  |  |
| 17      | POC                    | Power- On Condition. This pin determines the Power on Condition. If POC='0', the device is powered up with the voltage and current channels in Tri-State mode. If POC='1', the device is powered up with a $30k\Omega$ pull down resistor to GND on the voltage output channel, and the current channels in Tri-State mode.                                                                                   |  |  |  |  |  |
| 18      | RESET                  | Hardware Reset. Active Low Input.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 19      | AV <sub>DD</sub>       | Positive Analog Supply Pin. Voltage ranges from 10.8 V to 33 V.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 20      | COMP <sub>LV_A</sub>   | Optional compensation capacitor connection for $V_{OUT_A}$ 's output buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT_A}$ pin allows the voltage output to drive up to 1 $\mu$ F. It should be noted that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time.                                                                   |  |  |  |  |  |
| 21      | -V <sub>SENSE_A</sub>  | Sense connection for the negative voltage output load connection for $V_{OUT_A}$ . This pin must stay within ±3.0 V of ground for correct operation.                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 22      | +V <sub>SENSE_A</sub>  | Sense connection for the positive voltage output load connection for $V_{OUT_A}$ . This pin must stay within ±3.0 V of $V_{OUT_A}$ for correct operation.                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 23      | COMP <sub>DCDC_A</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin (see the DC-to-DC Converter Compensation Capacitors and the AICC Supply Requirements—Slewing sections for more information). |  |  |  |  |  |
| 24      | V <sub>BOOST_A</sub>   | Supply for channel A's current output stage (See Figure 15). This is also the supply for the V <sub>OUT</sub> stage, which is regulated to 15V by the DC-DC. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                           |  |  |  |  |  |
| 25      | V <sub>OUT_A</sub>     | Buffered Analog Output Voltage for DAC Channel A.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 26      | I <sub>OUT_A</sub>     | Current Output Pin for DAC Channel A.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 27      | AV <sub>ss</sub>       | Negative Analog Supply Pin. Voltage ranges from -10.8 V to -26.4 V.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 28      | COMP <sub>LV_B</sub>   | Optional compensation capacitor connection for $V_{OUT_B}$ 's output buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT_B}$ pin allows the voltage output to drive up to1 $\mu$ F. It should be noted that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time.                                                                    |  |  |  |  |  |
| 29      | -V <sub>sense_b</sub>  | Sense connection for the negative voltage output load connection for $V_{OUT_B}$ . This pin must stay within ±3.0 V of ground for correct operation.                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 30      | +V <sub>SENSE_B</sub>  | Sense connection for the positive voltage output load connection for $V_{OUT_B}$ . This pin must stay within ±3.0 V of $V_{OUT_B}$ for correct operation.                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 31      | V <sub>OUT_B</sub>     | Buffered Analog Output Voltage for DAC Channel B.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 32      | COMP <sub>DCDC_B</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin (see the DC-to-DC Converter Compensation Capacitors and the AICC Supply Requirements—Slewing sections for more information). |  |  |  |  |  |
| 33      | I <sub>OUT_B</sub>     | Current Output Pin for DAC Channel B.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 34      | V <sub>BOOST_B</sub>   | Supply for channel B's current output stage (See Figure 15). This is also the supply for the V <sub>OUT</sub> stage, which is regulated to 15V by the DC-DC. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                           |  |  |  |  |  |
| 35      | AGND                   | Ground Reference Point for Analog Circuitry. This must be connected to 0 V.                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 36      | SW_B                   | Switching output for Channel B's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 37      | GNDSW_B                | Ground connection for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 38      | GNDSW_A                | Ground connection for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 39      | SW_A                   | Switching output for Channel A's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 40      | AV <sub>ss</sub>       | Negative Analog Supply Pin. Voltage ranges from -10.8 V to -26.4 V.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 41      | SW_D                   | Switching output for Channel D's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 42      | GNDSW_D                | Ground connections for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 43      | GNDSW_c                | Ground connections for DC-DC switching circuit. This pin should always be connected to GND.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |

| Pin No. | Mnemonic               | Description                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|---------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 44      | SW_c                   | Switching output for Channel C's DC-DC circuitry. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                                                                                                                                      |  |  |  |
| 45      | AV <sub>cc</sub>       | Supply for DC-DC circuitry.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 46      | V <sub>BOOST_C</sub>   | Supply for channel C's current output stage (See Figure 15). This is also the supply for the V <sub>OUT</sub> stage, which is regulated to 15V by the DC-DC. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                           |  |  |  |
| 47      | I <sub>OUT_C</sub>     | Current Output Pin for DAC Channel C.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 48      | COMP <sub>DCDC_C</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin (see the DC-to-DC Converter Compensation Capacitors and the AICC Supply Requirements—Slewing sections for more information). |  |  |  |
| 49      | V <sub>OUT_C</sub>     | Buffered Analog Output Voltage for DAC Channel C.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 50      | +V <sub>SENSE_C</sub>  | Sense connection for the positive voltage output load connection for $V_{OUT_C}$ . This pin must stay within ±3.0 V of $V_{OUT_C}$ for correct operation.                                                                                                                                                                                                                                                     |  |  |  |
| 51      | -V <sub>SENSE_C</sub>  | Sense connection for the negative voltage output load connection for $V_{OUT_c}$ . This pin must stay within $\pm 3.0$ V of ground for correct operation.                                                                                                                                                                                                                                                     |  |  |  |
| 52      | COMP <sub>LV_C</sub>   | Optional compensation capacitor connection for $V_{OUT_C}$ 's output buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT_C}$ pin allows the voltage output to drive up to 1 µF. It should be noted that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time.                                                                        |  |  |  |
| 53      | AV <sub>SS</sub>       | Negative Analog Supply Pin.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 54      | I <sub>OUT_D</sub>     | Current Output Pin for DAC Channel D.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 55      | V <sub>OUT_D</sub>     | Buffered Analog Output Voltage for DAC Channel D.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 56      | V <sub>BOOST_D</sub>   | Supply for channel D's current output stage (See Figure 15). This is also the supply for the $V_{OUT}$ stage, whic is regulated to 15V by the DC-DC. To use the DC-DC feature of the device, connect as shown in Figure 21.                                                                                                                                                                                   |  |  |  |
| 57      | COMP <sub>DCDC_D</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin (see the DC-to-DC Converter Compensation Capacitors and the AICC Supply Requirements—Slewing sections for more information). |  |  |  |
| 58      | +V <sub>SENSE_D</sub>  | Sense connection for the positive voltage output load connection for $V_{OUT_D}$ . This pin must stay within ±3.0 V of $V_{OUT_D}$ for correct operation.                                                                                                                                                                                                                                                     |  |  |  |
| 59      | -V <sub>SENSE_D</sub>  | Sense connection for the negative voltage output load connection for $V_{OUT_D}$ . This pin must stay within ±3.0 V of ground for correct operation.                                                                                                                                                                                                                                                          |  |  |  |
| 60      | COMP <sub>LV_D</sub>   | Optional compensation capacitor connection for $V_{OUT_D}$ 's output buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT_D}$ pin allows the voltage output to drive up to 1 µF. It should be noted that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time.                                                                        |  |  |  |
| 61      | REFIN                  | External Reference Voltage Input.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 62      | REFOUT                 | Internal Reference Voltage Output. It is recommended to place a $0.1\mu$ F capacitor between REFOUT and REFGND.                                                                                                                                                                                                                                                                                               |  |  |  |
| 63      | R <sub>set_D</sub>     | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the $l_{OUT_D}$ temperature drift performance. See the Features section.                                                                                                                                                                                                                     |  |  |  |
| 64      | R <sub>set_C</sub>     | An external, precision, low drift 15 k $\Omega$ current setting resistor can be connected to this pin to improve the $l_{OUT_C}$ temperature drift performance. See the Features section.                                                                                                                                                                                                                     |  |  |  |
|         | Exposed PADDLE         | CONNECTED TO AVss                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 7. Output Current Settling with DC-to-DC Converter vs. Temperature (See Figure 21)



Figure 8. Efficiency at  $V_{BOOST_x}$  vs. Output Current (See Figure 21)



Figure 9. Output Efficiency vs. Output Current(See Figure 21)



Figure 10



Figure 11



Figure 12

# TERMINOLOGY

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy, or integral nonlinearity, is a measure of the maximum deviation, in LSBs, from the best fit line through the DAC transfer function.

#### Differential Nonlinearity (DNL)

Differential nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design.

#### Monotonicity

A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The AD5755/AD5735 is monotonic over its full operating temperature range.

#### Negative Full-Scale Error/Zero-Scale Error

Negative full-scale error is the error in the DAC output voltage when 0x0000 (straight binary coding) is loaded to the DAC register.

#### Zero-Scale TC

This is a measure of the change in zero-scale error with a change in temperature. Zero-scale error TC is expressed in ppm FSR/°C.

#### **Bipolar Zero Error**

Bipolar zero error is the deviation of the analog output from the ideal half-scale output of 0 V when the DAC register is loaded with 0x8000 (straight binary coding).

### **Bipolar Zero TC**

Bipolar zero TC is a measure of the change in the bipolar zero error with a change in temperature. It is expressed in ppm FSR/°C.

#### **Offset Error**

In voltage output mode, offset error is the deviation of the analog output, when in bi-polar output ranges, from the ideal quarter-scale output when the DAC register is loaded with 0x4000 (straight binary coding).

In current output mode, offset error is the deviation of the analog output from the ideal zero-scale output when all DAC registers are loaded with 0x0000.

#### **Gain Error**

This is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal, expressed in % FSR.

#### Gain TC

This is a measure of the change in gain error with changes in temperature. Gain Error TC is expressed in ppm FSR/°C.

#### **Full-Scale Error**

Full-Scale error is a measure of the output error when full-scale code is loaded to the DAC register. Ideally, the output should be full-scale – 1 LSB. Full-scale error is expressed in percent of full-scale range (% FSR).

#### Full Scale TC

Full-scale TC is a measure of the change in full-scale error with changes in temperature and is expressed in ppm FSR/°C.

#### **Total Unadjusted Error**

Total unadjusted error (TUE) is a measure of the output error taking all the various errors into account, including INL error, offset error, gain error, temperature, and time. TUE is expressed in % FSR.

#### DC Crosstalk

This is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC, which is at midscale.

#### **Current Loop Compliance Voltage**

The maximum voltage at the  $I_{OUT_x}$  pin for which the output current is equal to the programmed value.

#### Voltage Reference Thermal Hysteresis

Voltage reference thermal hysteresis is the difference in output voltage measured at  $+25^{\circ}$ C compared to the output voltage measured at  $+25^{\circ}$ C after cycling the temperature from  $+25^{\circ}$ C to  $-40^{\circ}$ C to  $+105^{\circ}$ C and back to  $+25^{\circ}$ C. The hysteresis is specified for the first and second temperature cycles and is expressed in mV.

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output to settle to a specified level for a full-scale input change.

#### Slew Rate

The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltageoutput digital-to-analog converter is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is given in  $V/\mu s$ .

#### **Power-On Glitch Energy**

Power-on glitch energy is the impulse injected into the analog output when the AD5755/AD5735 is powered-on. It is specified as the area of the glitch in nV-sec.

#### Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state, but the output voltage remains constant. It is normally

specified as the area of the glitch in nV-sec and is measured when the digital input code is changed by 1 LSB at the major carry transition (~0x7FFF to 0x8000).

#### **Glitch Impulse Peak Amplitude**

Glitch impulse peak amplitude is the peak amplitude of the impulse injected into the analog output when the input code in the DAC register changes state. It is specified as the amplitude of the glitch in mV and is measured when the digital input code is changed by 1 LSB at the major carry transition (~0x7FFF to 0x8000).

#### **Digital Feedthrough**

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus.

#### DAC-DAC Crosstalk

DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and a subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 0s to all 1s and vice versa) with LDAC low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-sec.

#### Power Supply Rejection Ratio (PSRR)

PSRR indicates how the output of the DAC is affected by changes in the power supply voltage.

### Reference TC

Reference TC is a measure of the change in the reference output voltage with a change in temperature. It is expressed in ppm/°C.

#### Line Regulation

Line regulation is the change in reference output voltage due to a specified change in supply voltage. It is expressed in ppm/V.

### Load Regulation

Load regulation is the change in reference output voltage due to a specified change in load current. It is expressed in ppm/mA.

### DC-to-DC Converter Headroom

This is the difference between the voltage required at the current output and the voltage supplied by the dc-dc converter.

#### **Output Efficiency**

$$\frac{I_{OUT}^2 \times R_{LOAD}}{AV_{CC} \times AI_{CC}}$$

This is defined as the power delivered to a channel's load vs. the power delivered to the channel's dc-to-dc input.

 $\frac{Efficiency \text{ at } \mathbf{V}_{\text{BOOST}\_x}}{I_{OUT} \times V_{BOOST}}}{AV_{CC} \times AI_{CC}}$ 

This is defined as the power delivered to a channel's  $V_{BOOST_x}$  supply vs. the power delivered to the channel's dc-to-dc input. The  $V_{BOOST_x}$  quiescent current is considered part of the dc-to-dc converter's losses.

# THEORY OF OPERATION

The AD5755/AD5735 is a quad, precision digital to current loop and voltage output converter designed to meet the requirements of industrial process control applications. It provides a high precision, fully integrated, low cost single-chip solution for generating current loop and unipolar/bipolar voltage outputs. The current ranges available are; 0 to 20mA, 0 to 24mA and 4 to 20mA, the voltage ranges available are; 0 to  $5V, \pm 5V, 0$  to 10V and  $\pm 10V$ , the current and voltage outputs are available on separate pins and only one is active at any one time. The desired output configuration is user selectable via the DAC Control Register.

On chip dynamic power control minimizes package power dissipation in current mode.

# DAC ARCHITECTURE

The DAC core architecture of the AD5755/AD5735 consists of two matched DAC sections. A simplified circuit diagram is shown in Figure 13. The 4 MSBs of the 16/12-bit data word are decoded to drive 15 switches, E1 to E15. Each of these switches connects 1 of 15 matched resistors to either ground or the reference buffer output. The remaining 12/8 bits of the dataword drive switches S0 to S11 /S7 of a 12/8-bit voltage mode R-2R ladder network.



Figure 13. DAC Ladder Structure

The voltage output from the DAC core is either converted to a current (see Figure 15) which is then mirrored to the supply rail so that the application simply sees a current source output with respect to ground or it is buffered and scaled to output a software selectable unipolar or bipolar voltage range (See diagram, Figure 14). The current and voltage are output on separate pins and cannot be output simultaneously. A channels current and voltage output pins may be tied together.



Figure 14. Voltage Output



Figure 15. Voltage to Current conversion circuitry

#### Voltage Output Amplifier

The voltage output amplifier is capable of generating both unipolar and bipolar output voltages. It is capable of driving a load of 1 k $\Omega$  in parallel with 1  $\mu$ F (with an external compensation capacitor) to AGND. The slew rate is 1.9 V/ $\mu$ s with a full-scale settling time of 16  $\mu$ s.(10V step). If remote sensing of the load is not required, connect +V<sub>SENSE</sub> directly to V<sub>OUT</sub> and connect -V<sub>SENSE</sub> directly to GND.

### Driving Large Capacitive Loads

The voltage output amplifier is capable of driving capacitive loads of up to 2uF with the addition of a non-polarized compensation capacitors on each channel. Care should be taken to choose an appropriate value of compensation capacitor. This capacitor, while allowing the AD5755/AD5735 to drive higher cap loads and reduce overshoot, will increase the settling time of the part and therefore effect the bandwidth of the system. Without the compensation capacitor, up to 10nF capacitive loads can be driven. See pin list for information on connecting compensation capacitors.

#### **Reference Buffers**

The AD5755/AD5735 can operate with either an external or internal reference. The reference input requires a 5V reference for specified performance. This input voltage is then buffered before it is applied to the DAC.

# POWER ON STATE OF AD5755/AD5735

On initial power-up of the AD5755/AD5735 the power-on-reset circuit powers up in a state that is dependent on the POC (Power on Control) pin.

If POC = 0 both the Vout/Iout channels will power up in Tri-state mode.

If POC= 1 the Vout channel will Power up with 30k pull down to Ground, and the IOUT channel will power up to tri-state.

Even though the output ranges are not enabled, the default output range is 0-5V, and the Clear Code Register is loaded with all zeros. This means if the user CLEARS the part after power-up the output will be actively driven to zero volts. (If the channel has been enabled for clear)

# SERIAL INTERFACE

The AD5755/AD5735 is controlled over a versatile 3-wire serial interface that operates at clock rates of up to 30 MHz and is compatible with SPI, QSPI<sup>∞</sup>, MICROWIRE<sup>∞</sup>, and DSP standards. Data coding is always straight binary.

#### Input Shift Register

The input shift register is 24 bits wide. Data is loaded into the device MSB first as a 24-bit word under the control of a serial clock input, SCLK. Data is clocked in on the falling edge of SCLK.

If packet error checking, or PEC is enabled, an additional eight bits must be written to the AD5755/AD5735, creating a 32-bit serial interface.

There are two ways in which the DAC outputs can be updated: individual updating or simultaneous updating of all DACs.

#### Individual DAC Updating

In this mode, LDAC is held low while data is being clocked into the DAC data register. The addressed DAC output is updated on the rising edge of SYNC.

### Simultaneous Updating of All DACs

In this mode, LDAC is held high while data is being clocked into the DAC data register. Only the first write to each channel's DAC data register is valid after LDAC is brought high. Any subsequent writes while LDAC is still held high are ignored, though they are loaded into the DAC data register. All the DAC outputs are updated by taking LDAC low after SYNC is taken high.



Figure 16. Simplified Serial Interface of Input Loading Circuitry for One DAC Channel

### **TRANSFER FUNCTION**

Table 7 shows the input code to ideal output voltage relationship for the AD5755/AD5735 for straight binary data coding of the  $\pm 10$  V output range.

| Table 7. Ideal Output     | Voltage to Input | Code Relationship |
|---------------------------|------------------|-------------------|
| I wole // I woul O wep we | , onuge to input | Code Relationship |

|      | Digit      | al Input   |               |                                       |
|------|------------|------------|---------------|---------------------------------------|
| Str  | aight Bina | ary Data C | Analog Output |                                       |
| М    | SB         | LSB        |               | V <sub>out</sub>                      |
| 1111 | 1111       | 1111       | 1111          | +2 V <sub>REF</sub> × (32,767/32,768) |
| 1111 | 1111       | 1111       | 1110          | +2 V <sub>REF</sub> × (32,766/32,768) |
| 1000 | 0000       | 0000       | 0000          | 0 V                                   |
| 0000 | 0000       | 0000       | 0001          | $-2 V_{REF} \times (32,767/32,768)$   |
| 0000 | 0000       | 0000       | 0000          | $-2 V_{REF}$                          |

# REGISTERS

Table 8 below shows an overview of the Registers for the AD5755/AD5735.

| Table 8. Data and Control Registers for AD5755/AD57 | 35 |
|-----------------------------------------------------|----|
|-----------------------------------------------------|----|

| DATA REGISTERS                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DAC Data Register (X4)          | Used to write a DAC code to each DAC channel. AD5755 Data bits (D15 to D0), AD5735 Data Bits (D15 to D4).                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                 | There are four DAC Data Registers, one per DAC Channel.                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Gain Register (X4)              | Used to program gain trim on per channel basis. AD5755 Data bits (D15 to D0),<br>AD5735 Data Bits (D15 to D4).<br>There are four Gain Registers, one per DAC channel.                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Offset Register (X4)            | Used to program offset trim, on per channel basis. AD5755 Data bits (D15 to D0),<br>AD5735 Data Bits (D15 to D4).<br>There are four Offset Registers, one per DAC channel.                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Clear Code Register (X4)        | Used to program Clear Code on per channel basis. AD5755 Data bits (D15 to D0),<br>AD5735 Data Bits (D15 to D4).<br>There are four Clear Code Registers, one per DAC channel.                                                                                                                                                                                                                                                                                     |  |  |  |  |
| CONTROL REGISTERS               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Main Control Register           | Used to Configure the part for main operation. Sets functions such as status readback during write, enable output on all channels simultaneously, power on all DC-DC blocks simultaneously, enables and sets conditions of watchdog timer. See Features Section for more details.                                                                                                                                                                                |  |  |  |  |
| Software Register               | Has two functions. Used to perform a reset. Is also used as part of the watchdog timer feature to verify correct data communication operation.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Slew Rate Control Register (X4) | Use to program the slew rate of the output.<br>There are four Slew Rate Control Registers, one per channel.                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| DAC Control Register (X4)       | <ul> <li>These registers are used to control the following</li> <li>1) Set the output range, e.g. 4-20ma, 0-10v etc</li> <li>2) Set whether Internal/External sense Resistor used</li> <li>3) Enable/Disable channel for CLEAR</li> <li>4) Enable/Disable Over-range.</li> <li>5) Enable/Disable output on a per channel basis</li> <li>6) Power on DC-DC on a per channel basis.</li> <li>There are four DAC Control Registers, one per DAC channel.</li> </ul> |  |  |  |  |
| DC-DC Control Register          | Use to set the DC-DC Control parameters. Can control DC-DC max voltage, phase and frequency.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| READBACK                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |

### PROGRAMMING SEQUENCE TO WRITE/ENABLE THE OUTPUT CORRECTLY

To correctly write to and set up the part from a power-on condition, use the following sequence.

- 1. Perform a hardware or software reset after initial poweron.
- 2. The dc-to-dc converter supply block must be configured. Set the dc-to-dc switching frequency, maximum output voltage allowed, and the phase that the four dc-to-dc channels clock at.
- Configure the DAC control register on a per channel basis. The output range is selected, and the dc-to-dc converter block is enabled (DC\_DC bit). Other control bits can be configured at this point; however, the output enable bit (OUTEN) bit should not be set.
- 4. Write the required code to the DAC data register. This implements a full DAC calibration internally.
- 5. Write to the DAC control register again to enable the output (set the OUTEN bit).



A flowchart of this sequence is shown in Figure 17.

Figure 17. Programming Sequence for Enabling the Output Correctly

### CHANGING AND REPROGRAMMING THE RANGE

When changing between ranges, the same sequence as described in the Programming Sequence to Write/Enable the Output Correctly section should be used. It is recommended to set the range to its zero point (can be midscale or zero scale) prior to disabling the output. Because the dc-to-dc switching frequency, maximum voltage, and phase have already been selected, there is no need to reprogram these. A flowchart of this sequence is shown in Figure 18.



Figure 18. Steps for Changing the Output Range

# **DATA REGISTERS**

The input register is 24 bits wide. When writing to a data register the following format must be used:

| Table 9 AD5755/AD5735  | Writing to a Data Register |
|------------------------|----------------------------|
| Table 3. AD3/33/AD3/33 | withing to a Data Register |

| _ |     |         |         | 0     |       | 0     |         |         |           |
|---|-----|---------|---------|-------|-------|-------|---------|---------|-----------|
| [ | D23 | D22     | D21     | D20   | D19   | D18   | D17     | D16     | D15 to D0 |
| F | R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 |           |

| Register               | Function                                                                                                                                                                                                        | Inction                          |              |                                                                           |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------|---------------------------------------------------------------------------|--|
| R/W                    | Indicates a read from or a write to the addressed register.                                                                                                                                                     |                                  |              |                                                                           |  |
| DUT_AD1, DUT_AD0       |                                                                                                                                                                                                                 | ociation with E<br>m controller. | xternal Pins | AD1, AD0 to determine which AD5755/AD5735 device is being addressed       |  |
|                        | DUT_AD1                                                                                                                                                                                                         | DUT_AD0                          |              | Function                                                                  |  |
|                        | 0                                                                                                                                                                                                               | 0                                |              | Addresses Part with Pins AD1=0, AD0=0                                     |  |
|                        | 0                                                                                                                                                                                                               | 1                                |              | Addresses Part with Pins AD1=0, AD0=1                                     |  |
|                        | 1                                                                                                                                                                                                               | 0                                |              | Addresses Part with Pins AD1=1, AD0=0                                     |  |
|                        | 1                                                                                                                                                                                                               | 1                                |              | Addresses Part with Pins AD1=1, AD0=1                                     |  |
| DREG2, DREG1,<br>DREG0 | Selects whether a data register or a control register is written to. If a control register is selected, a further decode of CREG bits is required to select the particular control register, as detailed below. |                                  |              |                                                                           |  |
|                        | DREG2                                                                                                                                                                                                           | DREG1                            | DREG0        | Function                                                                  |  |
|                        | 0                                                                                                                                                                                                               | 0                                | 0            | Write to DAC Data Register (Individual Channel Write)                     |  |
|                        | 0                                                                                                                                                                                                               | 1                                | 0            | Write to Gain Register                                                    |  |
|                        | 0                                                                                                                                                                                                               | 1                                | 1            | Write to Gain Register (ALL DACS)                                         |  |
|                        | 1                                                                                                                                                                                                               | 0                                | 0            | Write to Offset Register                                                  |  |
|                        | 1                                                                                                                                                                                                               | 0                                | 1            | Write to Offset Register (ALL DACS)                                       |  |
|                        | 1                                                                                                                                                                                                               | 1                                | 0            | Write to Clear Code Register                                              |  |
|                        | 1                                                                                                                                                                                                               | 1                                | 1            | Write to a Control Register                                               |  |
| DAC_AD1, DAC_AD0       | These bits are used to decode the DAC channel                                                                                                                                                                   |                                  |              |                                                                           |  |
|                        | DAC_AD1                                                                                                                                                                                                         | DAC_AD0                          | DAC Cł       | nannel/ Register Address                                                  |  |
|                        | 0                                                                                                                                                                                                               | 0                                | DAC A        |                                                                           |  |
|                        | 0                                                                                                                                                                                                               | 1                                | DAC B        |                                                                           |  |
|                        | 1                                                                                                                                                                                                               | 0                                | DAC C        |                                                                           |  |
|                        | 1                                                                                                                                                                                                               | 1                                | DAC D        |                                                                           |  |
|                        | Х                                                                                                                                                                                                               | Х                                | These a      | re don't cares if they are not relevant to the operation being performed. |  |

DAC DATA REGISTER

#### Table 11. Programming the AD5755 DAC Data Registers

When writing to the AD5755 DAC Data Registers D15-D0 are used for DAC DATA bits. See Table x for input register decode.

| MSB |         | LSB     |       |       |       |         |         |           |
|-----|---------|---------|-------|-------|-------|---------|---------|-----------|
| D23 | D22     | D21     | D20   | D19   | D18   | D17     | D16     | D15 to D0 |
| R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 | DATA      |

#### Table 12. Programming the AD5735 DAC Data Registers

When writing to the AD5735 DAC Data Registers D15-D4 are used for DAC DATA bits. See Table x for input register decode.

| MSB | MSB     |         |       |       |       |         |         |           |    |    |    |    |
|-----|---------|---------|-------|-------|-------|---------|---------|-----------|----|----|----|----|
| D23 | D22     | D21     | D20   | D19   | D18   | D17     | D16     | D15 to D4 | D3 | D2 | D1 | D0 |
| R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 | DATA      | Х  | Х  | Х  | Х  |

# GAIN REGISTER

The Gain Register stores the Gain Code (M) which is used in the DAC transfer function to calculated the overall DAC input code (see formula below). The Gain Register is addressed by setting DREG bits to '0,1,0'. The DAC address bits select which DAC channel the gain write is addressed to. It is possible to write the same gain code to all 4 DAC channels at the same time by setting the DREG bits to 011. The AD5755/AD5735 Gain Register is a 16/12 bit register (bits G15.. G0/G3) and allows the user to adjust the gain of each channel in steps of 1 LSB as shown in the Table below. For the AD5735, the last 4 bits should be set to 1. The Gain Register coding is straight binary. In theory the gain can be tuned across the full range of the output. In practice, the maximum recommended gain trim is about 50% of programmed range in order to maintain accuracy.

#### Table 13. Programming the AD5755 Gain Register

|     | 0        | 0              |       | 0     |       |           |             |           |
|-----|----------|----------------|-------|-------|-------|-----------|-------------|-----------|
| R/W | DUT_     | DUT_           | DREG2 | DREG1 | DREG0 | DAC_      | DAC_        | D15-D0    |
|     | AD1      | AD0            |       |       |       | AD1       | AD0         |           |
| 0   | DEVICE A | <b>ADDRESS</b> |       | 010   |       | DAC Chanr | nel Address | G15 to G0 |

### Table 14. Programming the AD5735 Gain Register

| R/W | DUT_     | DUT_   | DREG2 | DREG1 | DREG0 | DAC_                | DAC_ | D15-D4    | D3 | D2 | D1 | D0 |
|-----|----------|--------|-------|-------|-------|---------------------|------|-----------|----|----|----|----|
|     | AD1      | AD0    |       |       |       | AD1                 | AD0  |           |    |    |    |    |
| 0   | DEVICE A | DDRESS |       | 010   |       | DAC Channel Address |      | G15 to G4 | 1  | 1  | 1  | 1  |

#### Table 15. AD5755 Gain Register

| Gain Adjustment | G15 | G14 | G13 | G12 to G4 | G3 | G2 | G1 | G0 |
|-----------------|-----|-----|-----|-----------|----|----|----|----|
| +65535 LSBs     | 1   | 1   | 1   | 1         | 1  | 1  | 1  | 1  |
| +65534 LSBs     | 1   | 1   | 1   | 1         | 1  | 1  | 0  | 0  |
|                 | -   | -   | -   | -         | -  | -  | -  | -  |
| 1 LSBs          | 0   | 0   | 0   | 0         | 0  | 0  | 0  | 1  |
| 0 LSBs          | 0   | 0   | 0   | 0         | 0  | 0  | 0  | 0  |

#### Table 16. AD5735 Gain Register

| Gain Adjustment | G15 | G14 | G13 to G5 | G4 | G3 | G2 | G1 | G0 |
|-----------------|-----|-----|-----------|----|----|----|----|----|
| +8192 LSBs      | 1   | 1   | 1         | 1  | Х  | Х  | Х  | Х  |
| +8191 LSBs      | 1   | 1   | 1         | 0  | Х  | Х  | Х  | Х  |
|                 | -   | -   | -         | -  | Х  | Х  | Х  | Х  |
| 1 LSBs          | 0   | 0   | 0         | 1  | Х  | Х  | Х  | Х  |
| 0 LSBs          | 0   | 0   | 0         | 0  | Х  | Х  | Х  | Х  |

### **OFFSET REGISTER**

The Offset Register is addressed by setting the DREG BITS to DREG2 =1 DREG1=0, DREG0=0. The DAC address bits select with which DAC channel the offset write is addressed to. It is possible to write the same offset code to all 4 DAC channels at the same time by setting the DREG bits to 101. The AD5755/AD5735 offset code is 16/12 bit (bits OF15.. OF0/OF3) and allows the user to adjust the offset of each channel by -32768/8192 LSBs to +32767/8191 LSBs in steps of 1 LSB as shown in the Table below. For the AD5735, the last 4 bits are ignored and should be set to zero. The Offset Register coding is straight binary. The default code in the Offset Register is 0x8000/0x800. This will result in zero offset programmed to the output.

#### Table 17. Programming the AD5755 Offset Register

| R/W | DUT_<br>AD1 | DUT_<br>AD0 | DREG2 | DREG1 | DREG0 | DAC_<br>AD1 | DAC_<br>AD0 | D15 to D0   |
|-----|-------------|-------------|-------|-------|-------|-------------|-------------|-------------|
| 0   | DEVICE A    | ADDRESS     | 100   |       |       | DAC Chanr   | nel Address | OF15 to OF0 |

#### Table 18. Programming the AD5735 Offset Register

| R/W | DUT_<br>AD1 | DUT_<br>AD0 | DREG2 | DREG1 | DREG0 | DAC_<br>AD1         | DAC_<br>AD0 | D15 to D4   | D3 | D2 | D1 | D0 |
|-----|-------------|-------------|-------|-------|-------|---------------------|-------------|-------------|----|----|----|----|
| 0   | DEVICE A    | ADDRESS     | 100   |       |       | DAC Channel Address |             | OF15 to OF4 | 0  | 0  | 0  | 0  |

#### Table 19. AD5755 Offset Register options

| Offset Adjustment       | OF15 | OF14 | OF13 | OF12 to OF4 | OF3 | OF2 | OF1 | OF0 |
|-------------------------|------|------|------|-------------|-----|-----|-----|-----|
| +32768 LSBs             | 1    | 1    | 1    | 1           | 1   | 1   | 1   | 1   |
| +32767 LSBs             | 1    | 1    | 1    | 1           | 1   | 1   | 0   | 0   |
|                         | -    | -    | -    | -           | -   | -   | -   | -   |
| No Adjustment (default) | 1    | 0    | 0    | 0           | 0   | 0   | 0   | 0   |
|                         | -    | -    | -    | -           | -   | -   | -   | -   |
| -32767 LSBs             | 0    | 0    | 0    | 0           | 0   | 0   | 0   | 0   |
| -32768 LSBs             | 0    | 0    | 0    | 0           | 0   | 0   | 0   | 0   |

#### Table 20. AD5735 Offset Register options

| <b>OF15</b> | OF14 | OF13 | OF12 to OF4                                                                           | OF3                                                                                                                 | OF2                                                                                                                                                                                                                                                                           | OF1                                                                                                                                                                                                                                                                                                                                   | OF0                                                                                                                                                                                                                                                                                                                                 |
|-------------|------|------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | 4    |      |                                                                                       |                                                                                                                     |                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                     | •••                                                                                                                                                                                                                                                                                                                                 |
|             | 1    | 1    | 1                                                                                     | Х                                                                                                                   | Х                                                                                                                                                                                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                   |
| 1           | 1    | 1    | 1                                                                                     | Х                                                                                                                   | Х                                                                                                                                                                                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                   |
| -           | -    | -    | -                                                                                     | Х                                                                                                                   | Х                                                                                                                                                                                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                   |
| 1           | 0    | 0    | 0                                                                                     | Х                                                                                                                   | Х                                                                                                                                                                                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                   |
| -           | -    | -    | -                                                                                     | Х                                                                                                                   | Х                                                                                                                                                                                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                   |
| 0           | 0    | 0    | 1                                                                                     | Х                                                                                                                   | Х                                                                                                                                                                                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                   |
| 0           | 0    | 0    | 0                                                                                     | Х                                                                                                                   | Х                                                                                                                                                                                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                   |
|             | 1    | 1 0  | 1         0         0           -         -         -           0         0         0 | 1         0         0         0           -         -         -         -           0         0         0         1 | 1       1       1       X         -       -       -       X         1       0       0       0       X         -       -       -       X       X         -       -       -       X       X         0       0       0       X       X         0       0       0       1       X | 1       1       1       1       X       X         -       -       -       -       X       X         1       0       0       0       X       X         -       -       -       -       X       X         -       -       -       X       X         -       -       -       X       X         0       0       0       1       X       X | 1       1       1       1       X       X       X         -       -       -       -       X       X       X         1       0       0       0       X       X       X         -       -       -       X       X       X         -       -       -       X       X       X         0       0       0       1       X       X       X |

#### CLEAR CODE REGISTER

There is a per channel Clear Code Register. The Clear Code Register is 16 bits wide and is addressed by setting the DREG bits to'1,1,0'. It is also possible, via software, to enable/disable on a per channel basis which channels will be cleared when the CLEAR pin is activated. The default clear code is all 0's. See Features section for more information.

#### Table 21. Programming AD5755 Clear Code Register

| D23 | D22       | D21     | D20   | D19   | D18   | D17       | D16        | D15 to D0  |
|-----|-----------|---------|-------|-------|-------|-----------|------------|------------|
| R/W | DUT_AD1   | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1   | DAC_AD0    | CLEAR CODE |
| 0   | DEVICE AD | DRESS   | 110   | 110   |       | DAC Chann | el Address | DATA       |

#### Table 22. Programming the AD5735 Offset Register

| R/W | DUT_     | DUT_    | DREG2  | DREG1 | DREG0     | DAC_        | DAC_       | D15 to D4 | D3 | D2 | D1 | D0 |
|-----|----------|---------|--------|-------|-----------|-------------|------------|-----------|----|----|----|----|
|     | AD1      | AD0     |        |       |           | AD1         | AD0        |           |    |    |    |    |
| 0   | DEVICE A | ADDRESS | SS 110 |       | DAC Chanr | nel Address | CLEAR CODE | 0         | 0  | 0  | 0  |    |

LSB

### **CONTROL REGISTERS**

When writing to a data register the following format must be used:

#### Table 23. Writing to a control register

| NΛ  | c | D |
|-----|---|---|
| 171 | Э | D |

| MSB |         |         |     |     |     |         |         |       |       |       | LSB      |
|-----|---------|---------|-----|-----|-----|---------|---------|-------|-------|-------|----------|
| D23 | D22     | D21     | D20 | D19 | D18 | D17     | D16     | D15   | D14   | D13   | D12to D0 |
| R/W | DUT_AD1 | DUT_AD0 | 1   | 1   | 1   | DAC_AD1 | DAC_AD0 | CREG2 | CREG1 | CREG0 |          |

See Table 10 for configuration on bits D23 to D16. The control registers are addressed by setting the DREG bits to DREG2 = 1, DREG1 = 1, DREG0=1 and then setting the CREG2, CREG1 and CREG0 bits to the appropriate decode address for that register as per Table 24 below. These CREG bits select between the various control registers.

#### Table 24. Register Access Decode

| CREG2, (D15) | CREG1, (D14) | CREG0, (D13) |                                              |
|--------------|--------------|--------------|----------------------------------------------|
| 0            | 0            | 0            | Slew Rate Control Register (one per channel) |
| 0            | 0            | 1            | Main Control Register                        |
| 0            | 1            | 0            | DAC Control Register (one per channel)       |
| 0            | 1            | 1            | DC-DC Control Register                       |
| 1            | 0            | 0            | Software Register (one per channel)          |

#### MAIN CONTROL REGISTER

CREG2, CREG1, CREG0 are set to '0,0,1' to select the Main Control Register. The Main Control Register options are shown below.

#### Table 25. Programming the Main Control Register

#### MSB

| D15 | D14 | D13 | D12 | D11      | D10 | D9  | D8  | D7 | D6        | D5        | D4        | D3 to D0 |
|-----|-----|-----|-----|----------|-----|-----|-----|----|-----------|-----------|-----------|----------|
| 0   | 0   | 1   | POC | STATREAD | EWD | WD1 | WD0 | Х  | ShtCctLim | OUTEN ALL | DC-DC ALL | Х        |

#### Table 26. Main Control Register Functions.

| Option    | Description                                                                                                |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| POC       | The POC bit decides the state of the VOUT channel during normal operation. It's default value is 0.        |  |  |  |  |  |  |
|           | POC Bit = 0. The output will go to the value set by the POC pin when the current out channel is enabled.   |  |  |  |  |  |  |
|           | POC Bit = 1. The output will go to the opposite value of the POC pin if the channels $I_{out}$ is enabled. |  |  |  |  |  |  |
| STATREAD  | Enable status readback during a write. See Features section.                                               |  |  |  |  |  |  |
|           | STATREAD =1, Enable                                                                                        |  |  |  |  |  |  |
|           | STATREAD =0, Disable                                                                                       |  |  |  |  |  |  |
| EWD       | Enable Watchdog Timer. See features section for more information.                                          |  |  |  |  |  |  |
|           | EWD=1, Enable Watchdog                                                                                     |  |  |  |  |  |  |
|           | EWD=0, Disable Watchdog                                                                                    |  |  |  |  |  |  |
| WD1, WD0  | Timeout Select Bits. Used to select timeout period for watchdog timer.                                     |  |  |  |  |  |  |
|           | WD1 WD0                                                                                                    |  |  |  |  |  |  |
|           | 0 0 5ms                                                                                                    |  |  |  |  |  |  |
|           | 0 1 10ms                                                                                                   |  |  |  |  |  |  |
|           | 1 0 100ms                                                                                                  |  |  |  |  |  |  |
|           | 1 1 200ms                                                                                                  |  |  |  |  |  |  |
| ShtCctLim | Programmable Short Circuit Limit on V <sub>out</sub> pin in the event of a short circuit condition.        |  |  |  |  |  |  |
|           | 0=16ma                                                                                                     |  |  |  |  |  |  |
|           | 1=8ma                                                                                                      |  |  |  |  |  |  |
| OUTEN ALL | Enables the output on all 4 DAC simultaneously.                                                            |  |  |  |  |  |  |
|           | Do not use the OUTEN ALL bit when using the OUTEN bit in the DAC Control Registers.                        |  |  |  |  |  |  |
| DC_DCALL  | When set, Powers up the DC-DC on all 4 channels Simultaneously.                                            |  |  |  |  |  |  |
|           | To Power down the DC-DCs all channels outputs must first be disabled.                                      |  |  |  |  |  |  |
|           | Do not use the DC_DCALL bit when using the DC_DC bit in the DAC Control Registers.                         |  |  |  |  |  |  |

### DAC CONTROL REGISTER

The DAC Control Register is used to configure each DAC Channel. The DAC Control Register is selected by setting bits CREG2, CREG1, CREG0 to 0,1,0.

#### Table 27. Programming DAC Control Register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8         | D7     | D6    | D5   | D4    | D3    | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|------------|--------|-------|------|-------|-------|----|----|----|
| 0   | 1   | 0   | Х   | Х   | Х   | Х  | INT_ENABLE | CLR_EN | OUTEN | RSET | DC-DC | OVRNG | R2 | R1 | RO |

#### Table 28. DAC Control Register Functions

| Option     | Description                                                                                                                                                                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT_ENABLE | Powers up the dc-to-dc converter, DAC, and internal amplifiers for the selected channel. Does not enable the output. Can only be done on a per channel basis. It is recommended to set this bit and allow a200 µs delay before enabling the output because this results in a reduced output enable glitch.                         |
| CLR_EN     | Per channel Clear Enable bit. Selects if this channel will clear when the CLEAR pin is activated.<br>CLR_EN=1, channel will clear when part is cleared.<br>CLR_EN=0, channel will not clear when part is cleared.                                                                                                                  |
| OUTEN      | Enables/Disables the selected output channel<br>OUTEN=1, Enables channel<br>OUTEN=0, Disable channel                                                                                                                                                                                                                               |
| RSET       | Selects internal or external current sense resistor for selected DAC channel<br>RSET = 0 Selects external Resistor<br>RSET = 1 Selects Internal Resistor                                                                                                                                                                           |
| DC_DC      | Powers the DC-DC on selected channel.<br>DC_DC = 1, Power up DC_DC<br>DC_DC = 0, Power down DC_DC<br>This allows per channel DC_DC power up/down. To power down the DCDC, OUTEN and INT_ENABLE<br>bits must also be set to 0.<br>All DC-DCs can also be powered up simultaneously using DCDC_All bit in the Main Control Register. |
| OVRNG      | Enables 20% over-range on V <sub>out</sub> Channel only. No current over-range available.<br>OVRNG=1, Enabled<br>OVRNG=0, Disabled                                                                                                                                                                                                 |
| R2,R1,R0   | Selects output range enabled.R2R1R0Output Range Selected0000 to 5V Voltage Range0010 to 10V Voltage Range010±5V Voltage Range011±10V Voltage Range                                                                                                                                                                                 |
|            | 011±100 voltage kange1004 to 20 mA Current Range1010 to 20 mA Current Range1100 to 24 mA Current Range                                                                                                                                                                                                                             |

#### SOFTWARE REGISTER

The Software Register has three functions. It allows the user to perform a software reset to the part. It can be used to set bit D11 in the Status Register. Lastly it is also used as part of the watchdog feature to ensure that the SPI interface connections are working properly. To ensure all the datapath lines are working properly (i.e. SDI/SCLK/SYNC), the user must write 0x195 to the Software Register within the timeout period. If this command is not received within the timeout period, the ALERT pin will signal a fault condition. Note. This is only required when the Watchdog Timer function is enabled.

#### Table 29. Programming the Software Register

To program a software reset you need to write 1,0,0 to CREG2, CREG1, CREG0.

| MSB |     |     |                  | LSB                             |
|-----|-----|-----|------------------|---------------------------------|
| D15 | D14 | D13 | D12              | D11 to D0                       |
| 1   | 0   | 0   | User Program Bit | RESET CODE/SPI CODE             |
|     |     |     |                  | <b>Rev. PrJ</b>   Page 26 of 39 |

ICD

| User Program Bit    | This bit is mapped to bit D11 of the Status Register. When this bit is set to 1 bit D11 of the Status Register is set to 1. Likewise when D12 is set to 0 bit D11 of the Status Register is also set to zero. This feature can be used to ensure the SPI pins are working correctly by writing known bit to this register and reading back corresponding bit from the Status Register.         Option       Description |                                                                                                                                                                 |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RESET CODE/SPI CODE | Option                                                                                                                                                                                                                                                                                                                                                                                                                  | Description                                                                                                                                                     |  |  |  |  |
|                     | RESET CODE                                                                                                                                                                                                                                                                                                                                                                                                              | Writing 0x555 to D11-D0 performs a reset.                                                                                                                       |  |  |  |  |
|                     | SPI CODE                                                                                                                                                                                                                                                                                                                                                                                                                | If Watchdog Timer feature enabled, 0x195 must be written to the Software Register (D11-D0) within every timeout period to ensure valid data communication path. |  |  |  |  |

#### **Table 30. Software Register Functions**

### DC-DC CONTROL REGISTER

The DC-DC Control Register allows the user control over the DC-DC Switching Frequency, and of the phase of when the per channel switching starts. The maximum allowable DC-DC output frequency is also programmable.

#### Table 31. Programming the DC-DC Control Register

MSB

| MJD |     |     |           |            |             |            |            |  |  |  |  |
|-----|-----|-----|-----------|------------|-------------|------------|------------|--|--|--|--|
| D15 | D14 | D13 | D12 to D7 | D6         | D5 to D4    | D3 to D2   | D1 to D0   |  |  |  |  |
| 0   | 1   | 1   | Х         | DC-DC Comp | DC-DC phase | DC-DC Freq | DC-DC MaxV |  |  |  |  |

#### Table 32. DC-DC Control Register Options

| Option      | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC-DC Comp  | Selects between an internal and external compensation resistor for the dc-dc converter. See the DC-to-DC Converter Compensation Capacitors and AICC Supply Requirements—Slewing sections for more information.<br>$0 = $ selects the internal 150 k $\Omega$ compensation resistor (default).                                                                                                                                       |
|             | 1 = bypasses the internal compensation resistor for the dc-to-dc converter. In this mode, an external dc-to-dc compensation resistor must be used; this is placed at the COMP <sub>DCDC_x</sub> pin in series with the 10 nF dc-to-dc compensation capacitor to ground. Typically, a ~50 k $\Omega$ resistor is recommended.                                                                                                        |
| DC-DC Phase | User programmable dc-to-dc converter phase (between channels).<br>00 = all dc-to-dc converters clock on same edge (default).<br>01 = Channel A and Channel B clock on same edge, Channel C and Channel D clock on opposite edge.<br>10 = Channel A and Channel C clock on same edge, Channel B and Channel D clock on opposite edge.<br>11 = Channel A, Channel B, Channel C, and Channel D clock 90° out of phase from each other. |
| DC-DC Freq  | DC-to-dc switching frequency; these are divided down from the internal 13 MHz oscillator.<br>$00 = 250 \pm 10\%$ kHz.<br>$01 = 410 \pm 10\%$ kHz (default).<br>$10 = 650 \pm 10\%$ kHz.                                                                                                                                                                                                                                             |
| DC-DC MaxV  | Maximum allowed $V_{BOOST_x}$ voltage supplied by the dc-to-dc converter. $00 = 23 V + 1 V/-1.5 V$ (default). $01 = 24.5 V \pm 1 V$ . $10 = 27 V \pm 1 V$ $11 = 29.5 V \pm 1 V$                                                                                                                                                                                                                                                     |

#### SLEW RATE CONTROL REGISTER

This register is used to program the slew rate control for the selected DAC Channel. The CREG bits are set to '0,0,0' to select the Slew Rate Control Register. SR\_CLOCK and SR\_STEP allow the user to control the rate of the output SLEW. This feature is available on both the current and voltage outputs. With the slew rate control feature disabled the output value will change at a rate limited by the output drive circuitry and the attached load. **SE** enables output slew rate control. It can be both programmed and enabled/disabled on a per channel basis. For more information see the features section.

#### Table 33. Programming the Slew Rate Control Register

| D15 | D14 | D13 | D12 | D11 to D7      | D6 to D3 | D2 to D0 |
|-----|-----|-----|-----|----------------|----------|----------|
| 0   | 0   | 0   | SE  | X <sup>1</sup> | SR_CLOCK | SR_STEP  |

## **READBACK OPERATION**

Readback mode is invoked by setting the R/W bit = 1 in the serial input register write. With R/W = 1, bits DUT\_AD1, DUT\_AD0, in association with bits RD4, RD3, RD2, RD1, RD0 (See Table 35), select the register to be read. The remaining data bits in the write sequence are don't care. During the next SPI transfer, the data appearing on the SDO output contains the data from the previously addressed register. The readback diagram in Figure 3 shows the readback sequence.

| Table 34. Input Shift Register Contents for a read operation |  |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|                                                              |  |  |  |  |  |  |  |  |  |

| D23 | D22     | D21     | D20 | D19 | D18 | D17 | D16 | D15 to D0 |
|-----|---------|---------|-----|-----|-----|-----|-----|-----------|
| R/W | DUT_AD1 | DUT_AD0 | RD4 | RD3 | RD2 | RD1 | RD0 | Х         |

| RD4 | RD3 | RD2 | RD1 | RD0 | Function                         |
|-----|-----|-----|-----|-----|----------------------------------|
| 0   | 0   | 0   | 0   | 0   | Read DACA Data Register          |
| 0   | 0   | 0   | 0   | 1   | Read DACB Data Register          |
| 0   | 0   | 0   | 1   | 0   | Read DACC Data Register          |
| 0   | 0   | 0   | 1   | 1   | Read DACD Data Register          |
| 0   | 0   | 1   | 0   | 0   | Read Control Register DAC A      |
| 0   | 0   | 1   | 0   | 1   | Read Control Register DAC B      |
| 0   | 0   | 1   | 1   | 0   | Read Control Register DAC C      |
| 0   | 0   | 1   | 1   | 1   | Read Control Register DAC D      |
| 0   | 1   | 0   | 0   | 0   | Read Gain Register A             |
| 0   | 1   | 0   | 0   | 1   | Read Gain Register B             |
| 0   | 1   | 0   | 1   | 0   | Read Gain Register C             |
| 0   | 1   | 0   | 1   | 1   | Read Gain Register D             |
| 0   | 1   | 1   | 0   | 0   | Read Offset Register A           |
| 0   | 1   | 1   | 0   | 1   | Read Offset Register B           |
| 0   | 1   | 1   | 1   | 0   | Read Offset Register C           |
| 0   | 1   | 1   | 1   | 1   | Read Offset Register D           |
| 1   | 0   | 0   | 0   | 0   | Clear Code Register DAC A        |
| 1   | 0   | 0   | 0   | 1   | Clear Code Register DAC B        |
| 1   | 0   | 0   | 1   | 0   | Clear Code Register DAC C        |
| 1   | 0   | 0   | 1   | 1   | Clear Code Register DAC D        |
| 1   | 0   | 1   | 0   | 0   | Slew Rate Control Register DAC A |
| 1   | 0   | 1   | 0   | 1   | Slew Rate Control Register DAC B |
| 1   | 0   | 1   | 1   | 0   | Slew Rate Control Register DAC C |
| 1   | 0   | 1   | 1   | 1   | Slew Rate Control Register DAC D |
| 1   | 1   | 0   | 0   | 0   | Read Status Register             |
| 1   | 1   | 0   | 0   | 1   | Read Main Control Register       |
| 1   | 1   | 0   | 1   | 0   | Read DC-DC Control Register      |

#### Table 35. Read Address Decoding

### **Read Back Example**

To read back the Gain Register of Device #1 Channel A on the AD5755, the following sequence should be implemented:

- 1. Write 0xA80000 to the AD5755 input register. This configures the AD5755 device address #1 for read mode with the Gain Register of channel A selected.. Note that all the data bits, D15 to D0, are don't care.
- 2. Follow this with any read/write command. During this command, the data from the selected Gain Register is clocked out on the SDO line.

#### STATUS REGISTER

The status register is a read only register. This register contains any fault information as a well as a ramp active bit and a user toggle bit. By setting the STATREAD bit in the main control register, the status register contents can be read back on the SDO pin during every write sequence. Alternatively, if not setting the STATREAD bit, the status register can be read using the normal readback operation.

## Table 36. Decoding the Status Register

| MSB        |            |            |            |                |              |                |              |                             |                             |                             |                             |                             |                             |                             | LSB                         |
|------------|------------|------------|------------|----------------|--------------|----------------|--------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| D15        | D14        | D13        | D12        | D11            | D10          | D9             | D8           | D7                          | D6                          | D5                          | D4                          | D3                          | D2                          | D1                          | D0                          |
| DC-<br>DCD | DC-<br>DCC | DC-<br>DCB | DC-<br>DCA | User<br>toggle | PEC<br>error | Ramp<br>active | Over<br>TEMP | V <sub>out_D</sub><br>Fault | V <sub>out_c</sub><br>Fault | V <sub>out_B</sub><br>Fault | V <sub>out_A</sub><br>Fault | I <sub>OUT_D</sub><br>Fault | Ι <sub>ουτ_c</sub><br>Fault | I <sub>оυт_в</sub><br>Fault | I <sub>out_A</sub><br>Fault |

| Option                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC-DCD                   | In current output, mode, this bit is set on Channel D if the dc-to-dc converter cannot maintain compliance (it may be hitting its $V_{MAX}$ voltage). In this case, the $I_{OUT_D}$ fault bit is also set. See the DC-to-DC Converter VMAX Functionality section for more information on this bit's operation under this condition.                                                                                                                                          |
|                          | In voltage output mode, this bit is set if, on Channel D, the dc-dc converter is unable to regulate to 15 V as expected. When this bit is set, it does not result in the $\overline{FAULT}$ pin going high.                                                                                                                                                                                                                                                                  |
| DC-DCC                   | In current output mode, this bit is set on Channel C if the dc-to-dc converter cannot maintain compliance (it may be hitting its $V_{MAX}$ voltage). In this case, the $I_{OUT_C}$ fault bit is also set. See the DC-to-DC Converter VMAX Functionality section for more information on this bit's operation under this condition.                                                                                                                                           |
|                          | In voltage output mode, this bit is set if, on Channel C, the dc-dc converter is unable to regulate to 15 V as expected.<br>When this bit is set, it does not result in the FAULT pin going high.                                                                                                                                                                                                                                                                            |
| DC-DCB                   | In current output mode, this bit is set on Channel B if the dc-to-dc converter cannot maintain compliance (it may be hitting its $V_{MAX}$ voltage). In this case, the $I_{OUT_B}$ fault bit is also set. See the DC-to-DC Converter VMAX Functionality section for more information on this bit's operation under this condition.                                                                                                                                           |
|                          | In voltage output mode, this bit is set if, on Channel B, the dc-dc converter is unable to regulate to 15 V as expected.<br>When this bit is set, it does not result in the FAULT pin going high.                                                                                                                                                                                                                                                                            |
| DC-DC A                  | In current output mode, this bit is set on Channel A if the dc-to-dc converter cannot maintain compliance (it may be hitting its V <sub>MAX</sub> voltage). In this case, the I <sub>OUT_A</sub> fault bit is also set. See the DC-to-DC Converter VMAX Functionality section for more information on this bit's operation under this condition.<br>In voltage output mode, this bit is set if, on Channel A, the dc-dc converter is unable to regulate to 15 V as expected. |
|                          | When this bit is set, it does not result in the FAULT pin going high.                                                                                                                                                                                                                                                                                                                                                                                                        |
| User toggle              | User toggle bit. This bit is set or cleared via the software register. This can be used to verify data communications if needed.                                                                                                                                                                                                                                                                                                                                             |
| PEC Error                | Denotes a PEC error on the SPI interface transmit.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Ramp Active              | This bit is set while any one of the output channels is slewing (slew rate control enabled on at least one channel).                                                                                                                                                                                                                                                                                                                                                         |
| Over TEMP                | This bit is set if the AD5755/AD5735 core temperature exceeds approximately 150°C.                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>out_D</sub> Fault | This bit is set if a fault is detected on the $V_{OUT_D}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>out c</sub> Fault | This bit is set if a fault is detected on the $V_{OUT c}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |
| $V_{OUT_B}$ Fault        | This bit is set if a fault is detected on the $V_{OUT_B}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |
| $V_{OUT_A}$ Fault        | This bit is set if a fault is detected on the $V_{OUT_A}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |
| I <sub>out_D</sub> Fault | This bit is set if a fault is detected on the $I_{OUT_D}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |
| I <sub>OUT_C</sub> Fault | This bit is set if a fault is detected on the $I_{OUT_c}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |
| I <sub>OUT_B</sub> Fault | This bit is set if a fault is detected on the $I_{OUT_C}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |
| I <sub>out_A</sub> Fault | This bit is set if a fault is detected on the $I_{OUT_A}$ pin.                                                                                                                                                                                                                                                                                                                                                                                                               |

### Table 37. Status Register Options

# **Preliminary Technical Data**

# FEATURES OUTPUT FAULT

The AD5755/AD5735 is equipped with a FAULT pin, an active low open-drain output allowing several AD5755/AD5735 devices to be connected together to one pull-up resistor for global fault detection. The FAULT pin is forced active by any one of the following fault scenarios:

- The voltage at I<sub>OUT\_x</sub> attempts to rise above the compliance range, due to an open-loop circuit or insufficient power supply voltage. The internal circuitry that develops the fault output avoids using a comparator with windowed limits because this requires an actual output error before the FAULT output becomes active. Instead, the signal is generated when the internal amplifier in the output stage has less than approximately 1 V of remaining drive capability. Thus, the FAULT output activates slightly before the compliance limit is reached.
- A short is detected on a voltage output pin. The shortcircuit current is limited to 16 mA or 8 mA, which is programmable by the user.
- An interface error is detected due to a PEC failure. See the Packet Error Checking section.
- If the core temperature of the AD5755/AD5735 exceeds approximately 150°C.

The  $V_{OUT_X}$  fault,  $I_{OUT_X}$  fault, PEC error, and over TEMP bits bits of the Status Register are used in conjunction with the FAULT output to inform the user which one of the fault conditions caused the FAULT output to be activated.

# **VOLTAGE OUTPUT SHORT CIRCUIT PROTECTION**

Under normal operation the voltage output will sink/source up to 12mA and maintain specified operation. The maximum output current, or "short circuit current" is programmable by the user and <u>can be</u> set to 16mA or 8mA. If a short circuit is detected the FAULT will go low and the relevant SHORT CCT bit in the Status register will be set.

# DIGITAL OFFSET AND GAIN CONTROL

Each DAC channel has a gain (M) and offset (C) register, which allow trimming out of the gain and offset errors of the entire signal chain. Data from the DAC Data Register is operated on by a digital multiplier and adder controlled by the contents of the M and C registers. The calibrated DAC data is then stored in the DAC2 register.



Figure 19. Digital Offset and Gain control

Although this diagram indicates a multiplier and adder for each channel, there is only one multiplier and one adder in the device, and they are shared among all 4 channels. This has implications for the update speed when several channels are updated at once.

Each time data is written to the M or C register the output is not automatically updated. Rather, the next write to the DAC channel will use these M&C values to perform a new calibration and automatically update the channel.

Data output from the DAC2 register is routed to the final DAC register by a multiplexer. Both the Gain Register and the Offset Register have 16 bits of resolution. The correct method to calibrate the gain/offset is firstly to calibrate out the gain and then calibrate the offset.

The value (in decimal) that is written to the DAC register can be calculated by:

$$Code_{DAC \operatorname{Re}gister} = D \times \frac{(M+1)}{2^{16}} + C - 2^{15}$$

where:

D is the code loaded to the DAC channels input register.

M is the code in Gain Register – default code =  $2^{16} - 1$ 

C is the code in Offset Register – default code =  $2^{15}$ 

# STATUS READBACK DURING WRITE

The AD5755/AD5735 has the ability to read back the Status Register contents during every write sequence. This feature is enabled via the STATREAD bit in the Main Control Register. This allows the user to continuously monitor the Status Register and act quickly in the case of a fault.

When Status Readback During Write is enabled the contents of the 16bit Status register (See Table 37) is outputted on the SDO pin as indicated in Figure 4.

The AD5755/AD5735 will power up with this feature disabled. When this is enabled the normal readback feature is not available, except of the status register. To readback any other register set STATREAD low first before following the readback sequence. STATREAD may be set high again after the register read.

# **ASYNCHRONOUS CLEAR**

CLEAR is an active high edge sensitive input that allows the output to be cleared to a pre programmed 16 bit code. This code

is user programmable via a per-channel 16 bit Clear Code Register.

In order for a channel to clear, that channel must be enabled to be cleared via the CLR\_EN bit in the channels DAC Control Register. If the channel is not enabled to be cleared then the output will remain in its current state independent of the CLEAR pin level.

When the CLEAR signal is returned low, the relevant outputs remains cleared until a new value is programmed.

# PACKET ERROR CHECKING

To verify that data has been received correctly in noisy environments, the AD5755/AD5735 offers the option of packet error checking based on an 8-bit (CRC-8) cyclic redundancy check. The device controlling the AD5755/AD5735 should generate an 8-frame check sequence using the polynomial

 $C(x) = x_8 + x_2 + x_1 + 1$ 

This is added to the end of the data-word, and 32 bits are sent to the AD5755/AD5735 before taking SYNC high. If the AD5755/AD5735 sees a 32-bit frame, it performs the error check when SYNC goes high. If the check is valid, the data is written to the selected register. If the error check fails, the FAULT pin goes low and the PEC error bit in the status register is set. After reading the status register, FAULT returns high (assuming there are no other faults), and the PEC error bit is cleared automatically.



The PEC can be used for both transmit and receive of data packets. If status readback during a write is enabled, the PEC values returned during the status readback during a write operation should be ignored. If status readback during a write is disabled, the user can still use the normal readback operation to monitor status register activity with PEC.

# WATCHDOG TIMER

If enabled, an on chip watchdog timer will generate an alert signal if 0x195 has not been written to the Software Register within the programmed timeout period. This feature is useful to ensure communication has not been lost between the MCU and the AD5755/AD5735 and that these datapath lines are working properly (i.e. SDI/SCLK/SYNC). If 0x195 is not received by the Software Register within the timeout period, the ALERT pin will signal a fault condition. The ALERT signal is active high and can be connected directly to the CLEAR pin to enable a CLEAR in the event that data communications are lost from the MCU.

The watchdog timer is enabled and the timeout period (50,100,150 or 200ms) set in the control register (See Table 25).

# **OUTPUT ALERT**

The AD5755/AD5735 is equipped with a ALERT pin, this is An active high CMOS output. The AD5755/AD5735 has an internal watchdog timer. If enabled, it will monitor SPI communications. If 0x195 is not received by the Software Register within the timeout period, the ALERT pin will go active.

# **INTERNAL REFERENCE**

The AD5755/AD5735 contains an integrated +5V voltage reference with initial accuracy of  $\pm 2mV$  max and a temperature drift coefficient of  $\pm 10$  ppm max. The reference voltage is buffered and externally available for use elsewhere within the system.

# **EXTERNAL CURRENT SETTING RESISTOR**

Referring to Figure 15, R1 is an internal sense resistor as part of the voltage to current conversion circuitry. The stability of the output current value over temperature is dependent on the stability of the value of R1. As a method of improving the stability of the output current over temperature an external 15k $\Omega$  low drift resistor can be connected to the R<sub>SET</sub> pin of the AD5755/AD5735 to be used instead of the internal resistor R1. The external resistor is selected via the DAC Control register. See Table 27.

# **SLEW RATE CONTROL**

The Slew Rate Control feature of the AD5755/AD5735 allows the user to control the rate at which the output value changes. This feature is available on both the current and voltage outputs. With the slew rate control feature disabled the output value will change at a rate limited by the output drive circuitry and the attached load. If the user wishes to reduce the slew rate this can be achieved by enabling the slew rate control feature. With the feature enabled via the SREN bit of the Slew Rate

Control Register, (See Table 33) the output, instead of slewing directly between two values, will step digitally at a rate defined by two parameters accessible via the Slew Rate Control Register as shown in Table 33. The parameters are SR\_CLOCK and SR\_STEP. SR\_CLOCK defines the rate at which the digital slew will be updated, e.g. if the selected update rate is 8KHz the output will update every 125µs, in conjunction with this the SR\_STEP defines by how much the output value will change at each update. Together both parameters define the rate of change of the output value. Table 38 and Table 39 outline the range of values for both the SR\_STEP parameters.

| SR_CLOCK | Update Clock Frequency (Hz)* |
|----------|------------------------------|
| 0000     | 64K                          |
| 0001     | 32K                          |
| 0010     | 16K                          |
| 0011     | 8k                           |
| 0100     | 4k                           |
| 0101     | 2k                           |
| 0110     | 1k                           |
| 0111     | 500                          |
| 1000     | 250                          |
| 1001     | 125                          |
| 1010     | 64                           |
| 1011     | 32                           |
| 1100     | 16                           |
| 1101     | 8                            |
| 1110     | 4                            |
| 1111     | 0.5Hz                        |

#### Table 38. Slew Rate Update Clock Options

\*These clock frequencies are divided down from the 13 MHz internal oscillator.

| ep once options  |                                                                                    |
|------------------|------------------------------------------------------------------------------------|
| AD5735 (12 BIT)  | AD5755 (16 BIT)                                                                    |
| Step Size (LSBS) | Step Size (LSBs)                                                                   |
| 1/16             | 1                                                                                  |
| 1/8              | 2                                                                                  |
| 1/4              | 4                                                                                  |
| 1⁄2              | 16                                                                                 |
| 2                | 32                                                                                 |
| 4                | 64                                                                                 |
| 8                | 128                                                                                |
| 16               | 256                                                                                |
|                  | AD5735 (12 BIT)<br>Step Size (LSBs)<br>1/16<br>1/8<br>1/4<br>½<br>2<br>2<br>4<br>8 |

#### Table 39. Slew\_Rate Step Size Options

The following equation describes the slew rate as a function of the step size, the update clock frequency and the LSB size.

Slew Time = <u>
 Output Change</u> <u>
 Step Size × Update Clock Frequency × LSB Size</u>

#### Where:

Slew Time is expressed in seconds

Output Change is expressed in Amps for lout or V olts for Vout When the slew rate control feature is enabled, all output changes will change at the programmed slew rate, for example if the CLEAR pin is asserted the output will slew to the clear value at the programmed slew rate (assuming that Clear channel is enabled to be cleared). The update clock frequency for any given value will be the same for all output ranges, the step size however will vary across output ranges for a given value of step size as the LSB size will be different for each output range.

# **POWER DISSIPATION CONTROL**

The AD5755/AD5735 contains integrated dynamic power control using a dc-to-dc boost converter circuit, allowing reductions in power consumption from standard designs when using the part in current output mode.

In standard current input module designs, the load resistor values can range from typically 50  $\Omega$  to 750  $\Omega$ . Output module systems must source enough voltage to meet the compliance voltage requirement across the full range of load resistor values. For example, in a 4 mA to 20 mA loop when driving 20 mA, a compliance voltage of >15 V is required. When driving 20 mA into a 50  $\Omega$  load, only 1 V compliance is required.

The AD5755/AD5735 circuitry senses the output voltage and regulates this voltage to meet compliance requirements plus a small headroom voltage. The AD5755/AD5735 is capable of driving up to 24 mA through a 1 k $\Omega$  load.

# **DC-TO-DC CONVERTERS**

The AD5755/AD5735 contains four independent dc-to-dc converters. These are used to provide dynamic control of the  $V_{BOOST}$  supply voltage for each channel. Figure 21 shows the discreet components needed for the dc-to-dc circuitry, and the following sections describe component selection and operation of this circuitry.



Figure 21. DC-to-DC Circuit

Table 40. Recommended DC-to-DC Components

| Symbol            | Component          | Value           | Manufacturer |
|-------------------|--------------------|-----------------|--------------|
| L <sub>DCDC</sub> | XAL4040-103        | 10 µH           | Coilcraft    |
| C <sub>DCDC</sub> | GRM32ER71H475KA88L | 4.7 μF          | Murata       |
| D <sub>DCDC</sub> | PMEG3010BEA        | $0.38V_{\rm F}$ | NXP          |

It is recommended to place a 10  $\Omega$ , 100 nF low-pass RC filter after  $C_{_{DCDC}}$ . This consumes a small amount of power, but reduces the amount of ripple on the  $V_{_{BOOST\_x}}$  supply.

# **Preliminary Technical Data**

### DC-to-DC Converter Operation

The on-board dc-to-dc converters use a constant frequency, peak current mode control scheme to step up an AV<sub>CC</sub> input of 4.5 V to 5.5 V to drive the AD5755/AD5735 output channel. These are designed to operate in discontinuous conduction mode (DCM) with a duty cycle <90% typical. Discontinuous conduction mode refers to a mode of operation where the inductor current goes to zero for an appreciable percentage of the switching cycle. The dc-to-dc converters are nonsynchronous, that is, they require an external Schottky diode.

#### DC-to-DC Converter Output Voltage

When a channel current output is enabled, the converter regulates the V<sub>BOOST\_x</sub> supply to 7.4 V (±5%) or (I<sub>OUT</sub> × R<sub>LOAD</sub> + Headroom), whichever is greater. In voltage output mode with the output disabled, the converter regulates the V<sub>BOOST\_x</sub> supply to +15 V (±5%). In current output mode with the output disabled, the converter regulates the V<sub>BOOST\_x</sub> supply to 7.4 V (±5%).

Within a channel, the  $V_{\rm OUT\_x}$  and  $I_{\rm OUT\_x}$  stages share a common  $V_{\rm BOOST\_x}$  supply so that the outputs of the  $I_{\rm OUT\_x}$  and  $V_{\rm OUT\_x}$  stages can be tied together.

#### DC-to-DC Converter Settling Time

When in current output mode, assuming the dc-to-dc is not slewing, the settling time for a step greater than ~1V ( $I_{OUT} \times R_{LOAD}$ ) will be dominated by the settling time of the dc-to-dc converter. The exception to this is when the required voltage at the  $I_{OUT,X}$  pin plus the compliance voltage is below 7.4 V (±5%). A typical plot of the output settling time can be found in Figure 7. This plot is for a 1k $\Omega$  load. The settling time for smaller loads will be faster, also the settling time for current steps less than 24mA will also be faster.

#### DC-to-DC Converter V<sub>MAX</sub> Functionality

The maximum  $V_{BOOST_x}$  voltage is set in the dc-to-dc control register (23 V, 24.5 V, 27 V, or 29.5 V; see Table 32)

). On reaching this maximum voltage, the dc-to-dc converter is disabled and the  $V_{\rm BOOST\_x}$  voltage is allowed to decay by ~0.4 V. After the  $V_{\rm BOOST\_x}$  voltage has decayed by ~0.4 V, the dc-to-dc converter

is reenabled and the voltage ramps up again to  $V_{MAX}$ , if still required. This operation is shown in Figure 22.



As can be seen in Figure 22, the DC-DCx bit in the status register asserts when the AD5755/AD5735 is ramping to the  $V_{\rm MAX}$  value, but deasserts when the voltage is decaying to  $V_{\rm MAX}$ – $\sim$ 0.4 V.

#### DC-to-DC Converter On-Board Switch

The AD5755/AD5735 contains a 0.425  $\Omega$  internal switch. The switch current is monitored on a pulse by pulse basis and is limited to 0.8 A peak current.

#### DC-to-DC Converter Switching Frequency and Phase

The AD5755/AD5735 dc-to-dc converter switching frequency can be selected from the dc-to-dc control register. The phasing of the channels can also be adjusted so that the dc-to-dc converter can clock on different edges (see Table 32). For typical applications, a 410 kHz frequency is recommended. At light loads (low output current and small load resistor), the dc-to-dc converter enters a pulse-skipping mode to minimize switching power dissipation.

#### DC-to-DC Converter Inductor Selection

For typical 4 mA to 20 mA applications, a 10  $\mu$ H inductor (such as the XAL4040-103 from Coilcraft) combined with a switching frequency of 410 kHz allows up to 24 mA to be driven into a load resistance of up to 1 k $\Omega$  with an AV<sub>CC</sub> supply of 4.5 V to 5.5 V. It is important to ensure that the inductor is able to handle the peak current without saturating at the maximum ambient temperature. If the inductor were to enter into saturation mode, it would result in a decrease in efficiency. The inductance value would also drop during saturation and may result in the dc-to-dc converter circuit not being able to supply the required output power.

#### DC-to-DC Converter External Schottky Selection

The AD5755/AD5735 requires an external Schottky for correct operation. Ensure that the Schottky is rated to handle the maximum reverse breakdown expected in operation and that the rectifier maximum junction temperature is not exceeded. The diode average current is approximately equal to the  $I_{LOAD}$ 

# AD5755/AD5735

current. Diodes with larger forward voltage drops result in a decrease in efficiency.

#### **DC-to-DC Converter Compensation Capacitors**

As the dc-to-dc converter operates in DCM, the uncompensated transfer function is essentially a single-pole transfer function. The pole frequency of the transfer function is determined by the dc-to-dc converter's output capacitance, input and output voltage, and output load. The AD5755/AD5735 uses an external capacitor in conjunction with an internal 150 k $\Omega$  resistor to compensate the regulator loop. Alternatively, an external compensation resistor can be used in series with the compensation capacitor, by setting the DC-DC Comp bit in the dc-to-dc control register. In this case, a ~50 k $\Omega$  resistor is recommended. A description of the advantages of this can be found in the AICC Supply Requirements—Slewing section. For typical applications, a 10 nF dc-to-dc compensation capacitor is recommended.

# DC-to-DC Converter Input and Output Capacitor Selection

The output capacitor affects ripple voltage of the dc-to-dc converter and indirectly limits the maximum slew rate at which the channel output current can rise. The ripple voltage is caused by a combination of the capacitance and equivalent series resistance (ESR) of the capacitor. For the AD5755/AD5735 a ceramic capacitor of 4.7  $\mu$ F is recommended for typical applications. Larger capacitors or paralleled capacitors improve the ripple at the expense of reduced slew rate. Larger capacitors also impact the AV<sub>CC</sub> supplies current requirements while slewing (see the AICC Supply Requirements—Slewing section). This capacitance at the output of the dc-to-dc converter should be >3  $\mu$ F under all operating conditions.

The input capacitor provides much of the dynamic current required for the dc-to-dc converter and should be a low ESR component. For the AD5755/AD5735, a low ESR tantalum or ceramic capacitor of 10  $\mu$ F is recommended for typical applications. Ceramic capacitors must be chosen carefully because they can exhibit a large sensitivity to dc bias voltages and temperature. X5R or X7R dielectrics are preferred because these capacitors remain stable over wider operating voltage and temperature ranges. Care must be taken if selecting a tantalum capacitor to ensure a low ESR value.

### AI<sub>cc</sub> SUPPLY REQUIREMENTS—STATIC

The dc-dc converter is designed to supply a  $\mathrm{V}_{\mathrm{BOOST}}$  voltage of

$$V_{BOOST} = I_{OUT} \times R_{LOAD} + Headroom$$
(2)

This means that, for a fixed load and output voltage, the dc-to-dc converter's output current can be calculated by the following formula:

$$AI_{CC} = \frac{Power \, Out}{Efficiency \times AV_{CC}} = \frac{I_{OUT} \times V_{BOOST}}{\eta_{Vacoust} \times AV_{CC}}$$
(3)

where:

 $I_{\rm OUT}$  is the output current from  ${\rm I}_{\rm OUT\_X}$  in amps.

 $\eta_{\rm V_{BOOST}}$  is the efficiency at  $\rm V_{BOOST}$  as a fraction (see Figure 8 and

Error! Reference source not found.).

### AI<sub>cc</sub> SUPPLY REQUIREMENTS—SLEWING

The AI<sub>CC</sub> current requirement while slewing is greater than in static operation because the output power increases to charge the output capacitance of the dc-to-dc converter. This transient current can be quite large (see Figure 23), although the methods outlined in the Reducing AICC Current Requirements section can reduce the requirements on the AV<sub>CC</sub> supply. If not enough AI<sub>CC</sub> current can be provided, the AV<sub>CC</sub> voltage droops. Due to this AV<sub>CC</sub> droop, the AI<sub>CC</sub> current required to slew increases further. This means that the voltage at AV<sub>CC</sub> drops further (see Equation 3) and the V<sub>BOOST</sub> voltage, and thus the output voltage, may never reach its intended value. Because this AV<sub>CC</sub> voltage is common to all channels, this may also affect other channels.



Figure 23. Al<sub>cc</sub> Current vs. Time for 24 mA Slew with Internal Compensation Resistor

#### Reducing Al<sub>cc</sub> Current Requirements

There are two main methods that can be used to reduce the  $AI_{CC}$  current requirements. One method is to add an external compensation resistor, and the other is to use slew rate control. Both of these methods can be used in conjunction.

A compensation resistor can be placed at the COMP<sub>DCDC\_X</sub> pin in series with the 10 nF compensation capacitor. A 51 k $\Omega$ external compensation resistor is recommended. This compensation increases the slew time of the current output, but eases the AI<sub>CC</sub> transient current requirements. Figure 24 shows a plot of AI<sub>CC</sub> current for a 24 mA step through a 1 k $\Omega$  load when using a 51 k $\Omega$  compensation resistor. This method eases the current requirements through smaller loads even further, as shown in Figure 25.

# **Preliminary Technical Data**



Figure 24. Al<sub>cc</sub> Current vs. Time for 24 mA Through 1 k $\Omega$  Slew with External 51 k $\Omega$  Compensation Resistor



Figure 25. Al<sub>cc</sub> Current vs. Time for 24 mA Through 500  $\Omega$  Slew with External

# AD5755/AD5735

#### 51 kΩ Compensation Resistor

Using slew rate control can greatly reduce the AV<sub>CC</sub> supplies current requirements, as shown in Figure 26. When using slew rate control, attention should be paid to the fact that the output cannot slew faster than the dc-to-dc converter. The dc-to-dc converter slews slowest at higher currents through large (for example, 1 kΩ) loads. This slew rate is also dependent on the dc-to-dc converter's configuration. Two examples of the dc-to-dc converter's output slew are shown in Figure 23 and Figure 24 (V<sub>BOOST</sub> corresponds to the dc-to-dc converter's output voltage).



Figure 26. Al<sub>cc</sub> Current vs. Time for 24 mA Slew with Slew Rate Control

# APPLICATIONS INFORMATION Voltage and current output ranges on the same terminal

When using a channel of the AD5755/AD5735, the current and voltage output pins can be connected to two separate terminals or else tied together and connected to a single terminal. There is no conflict with tying the two output pins together because only the voltage output or the current output can be enabled at any one time. When the current output is enabled, the voltage output is in tristate mode, and when the voltage output is enabled, the current output is in tristate mode. For this operation, the POC pin must be tied low and the POC bit in the main control resister set to 0, or, if the POC pin is tied high, then the POC bit in the main control register must be set to 1 before the current output is enabled.

As shown in the Absolute Maximum Ratings section, the output tolerances are the same for both the voltage and current output pins. The  $+V_{\text{SENSE},X}$  connections are buffered so that current leakage into these pins is negligible when in current output mode.

# PRECISION VOLTAGE REFERENCE SELECTION

To achieve the optimum performance from the AD5755/AD5735 over its full operating temperature range, a precision voltage reference must be used. Thought should be given to the selection of a precision voltage reference. The voltage applied to the reference inputs is used to provide a buffered reference for the DAC cores. Therefore, any error in the voltage reference is reflected in the outputs of the device.

There are four possible sources of error to consider when choosing a voltage reference for high accuracy applications: initial accuracy, temperature coefficient of the output voltage, long term drift, and output voltage noise.

Initial accuracy error on the output voltage of an external reference can lead to a full-scale error in the DAC. Therefore, to minimize these errors, a reference with low initial accuracy error specification is preferred. Choosing a reference with an output trim adjustment, such as the ADR425, allows a system designer to trim system errors out by setting the reference voltage to a voltage other than the nominal. The trim adjustment can be used at temperature to trim out any error.

Long-term drift is a measure of how much the reference output voltage drifts over time. A reference with a tight long-term drift specification ensures that the overall solution remains relatively stable over its entire lifetime.

The temperature coefficient of a reference's output voltage affects INL, DNL, and TUE. A reference with a tight temperature coefficient specification should be chosen to reduce the dependence of the DAC output voltage to ambient temperature. In high accuracy applications, which have a relatively low noise budget, reference output voltage noise must be considered. Choosing a reference with as low an output noise voltage as practical for the system resolution required is important. Precision voltage references such as the ADR435 (XFET<sup>®</sup> design) produce low output noise in the 0.1 Hz to 10 Hz region. However, as the circuit bandwidth increases, filtering the output of the reference may be required to minimize the output noise.

| Part<br>No. | Initial<br>Accuracy<br>(mV<br>Maximum) | Long-<br>Term<br>Drift<br>(ppm<br>Typical) | Temperature<br>Drift<br>(ppm/°C<br>Maximum) | 0.1 Hz to<br>10 Hz<br>Noise<br>(μV p-p<br>Typical) |
|-------------|----------------------------------------|--------------------------------------------|---------------------------------------------|----------------------------------------------------|
| ADR445      | ±2                                     | 50                                         | 3                                           | 2.25                                               |
| ADR02       | ±3                                     | 50                                         | 3                                           | 10                                                 |
| ADR435      | ±2                                     | 40                                         | 3                                           | 8                                                  |
| ADR395      | ±5                                     | 50                                         | 9                                           | 8                                                  |
| AD586       | ±2.5                                   | 15                                         | 10                                          | 4                                                  |

#### Table 41. Some Recommended Precision References

### **DRIVING INDUCTIVE LOADS**

When driving inductive or poorly defined loads, a capacitor may be required between  $I_{OUT\_X}$  and AGND to ensure stability. A 0.01 µF capacitor between  $I_{OUT\_X}$  and AGND ensures stability of a load of 50 mH. The capacitive component of the load may cause slower settling, although this may be masked by the settling time of the AD5755/AD5735. There is no maximum capacitance limit for the current output of the AD5755/AD5735.

### TRANSIENT VOLTAGE PROTECTION

The AD5755/AD5735 contains ESD protection diodes that prevent damage from normal handling. The industrial control environment can, however, subject I/O circuits to much higher transients. To protect the AD5755/AD5735 from excessively high voltage transients, external power diodes and a surge current limiting resistor are required, as shown in Figure 27. The two protection diodes and resistor must have appropriate power ratings. Further protection can be provided with transient voltage suppressors or transorbs; these are available as both unidirectional suppressors (protect against positive high voltage transients) and bidirectional suppressors (protect against both positive and negative high voltage transients) and are available in a wide range of standoff and breakdown voltage ratings. It is recommended that all field connected nodes be protected.

# Preliminary Technical Data



### MICROPROCESSOR INTERFACING

Microprocessor interfacing to the AD5755/AD5735 is via a serial bus that uses a protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire minimum interface consisting of a clock signal, a data signal, and a latch signal. The AD5755/AD5735 require a 24-bit dataword with data valid on the falling edge of SCLK.

The DAC output update is initiated on either the rising edge of  $\overline{\text{LDAC}}$  or, if  $\overline{\text{LDAC}}$  is held low, on the rising edge of  $\overline{\text{SYNC}}$ . The contents of the registers can be read using the readback function.

### AD5755/AD5735 TO ADSP-BF527 INTERFACE

The AD5755/AD5735 can be connected directly to the SPORT interface of the ADSP-BF527, an Analog Devices, Inc., Blackfin<sup>®</sup> DSP. Figure 28 shows how the SPORT interface can be connected to control the AD5755/AD5735.



Figure 28. AD5755/AD5735 to ADSP-BF527 SPORT Interface

#### LAYOUT GUIDELINES

#### Layout—Grounding

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5755/AD5735 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5755/AD5735 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device.

The GNDSW<sub>x</sub> and the ground connection for the AV<sub>CC</sub> supply are referred to as PGND. PGND should be confined to certain

areas of the board, and the PGND-to-AGND connection should be made at one point only.

#### Layout - Supply De-Coupling

The AD5755/AD5735 should have ample supply by passing of 10  $\mu F$ 

in parallel with 0.1  $\mu$ F on each supply located as close to the package as possible, ideally right up against the device. The 10  $\mu$ F capacitors are the tantalum bead type. The 0.1  $\mu$ F capacitor should have low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

#### Layout—Traces

The power supply lines of the AD5755/AD5735 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board and should never be run near the reference inputs. A ground line routed between the SDIN and SCLK lines helps reduce crosstalk between them (not required on a multilayer board that has a separate ground plane, but separating the lines helps). It is essential to minimize noise on the REFIN line because it couples through to the DAC output.

Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feed through on the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane, while signal traces are placed on the solder side.

#### Layout—DC to DC Converters

To achieve high efficiency, good regulation, and stability, a welldesigned printed circuit board layout is required.

Follow these guidelines when designing printed circuit boards:

- Keep the low ESR input capacitor,  $C_{\mbox{\tiny IN}}$ , close to  $AV_{\mbox{\tiny CC}}$  and PGND.
- Keep the high current path from  $C_{IN}$  through the inductor,  $L_{DCDC}$ , to SW<sub>X</sub> and PGND as short as possible.
- Keep the high current path from C<sub>IN</sub> through L<sub>DCDC</sub>, the rectifier, D<sub>DCDC</sub>, and the output capacitor, C<sub>DCDC</sub>, as short as possible.
- Keep high current traces as short and as wide as possible. The path from  $C_{IN}$  through the inductor,  $L_{DCDC}$ , to  $SW_X$  and PGND should be able to handle a minimum of 1 A.
- Place the compensation components as close as possible to COMP<sub>DCDC x</sub>.

• Avoid routing high impedance traces near any node connected to SW or near the inductor to prevent radiated noise injection.

# **GALVANICALLY ISOLATED INTERFACE**

In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that might occur. Isocouplers provide voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5755/AD5735 makes it ideal for isolated interfaces, because the number of interface lines is kept to a minimum. Figure 29 shows a 4-channel isolated interface to the AD5755/AD5735 using an ADuM1400. For more information, go to www.analog.com.



Figure 29. Isolated Interface

051007-C

# **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-220-VMMD-4

Figure 30. 64-Lead Frame Chip Scale Package, 9x9 Quad. [LFCSP]

Dimensions shown in millimeters

# **ORDERING GUIDE**

| Model       | RESOLUTION | TUE<br>ACCURACY | Temperature Range | Package Description | Package Option |
|-------------|------------|-----------------|-------------------|---------------------|----------------|
| AD5755ACPZ  | 16-bit     | ±0.3% max       | -40°C to +105°C   | 64-lead LFCSP       | CP-64-3        |
| AD5755BCPZx | 16-bit     | ±0.05% max      | -40°C to +105°C   | 64-lead LFCSP       | CP-64-3        |
| AD5735ACPZ  | 12-bit     | ±0.3% max       | -40°C to +105°C   | 64-lead LFCSP       | CP-64-3        |
|             |            |                 |                   |                     |                |
|             |            |                 |                   |                     |                |
|             |            |                 |                   |                     |                |
|             |            |                 |                   |                     |                |