#### **Features and Benefits** - 3.3 V supply operation - · Allegro factory programmed offset and sensitivity - Miniature package - High bandwidth, low noise analog output - High speed chopping scheme minimizes QVO drift across operating temperature range - Temperature-stable quiescent voltage output and sensitivity - Precise recoverability after temperature cycling - Wide ambient temperature range: -40°C to 85°C - · Immune to mechanical stress ### Package: 3-pin Surface Mount SOT23-W (suffix LH) Approximate footprint ### **Description** New applications for linear output Hall effect sensors require medium accuracy and smaller package size. The Allegro A1304 linear Hall effect sensor IC has been designed specifically to achieve both goals. This temperature-stable device is available in a miniature surface mount package (SOT23-W). This ratiometric Hall effect sensor provides a voltage output that is proportional to the applied magnetic field and features a quiescent voltage output of 50% of the supply voltage. Each BiCMOS monolithic circuit integrates a Hall element, offset and sensitivity trim circuitry to correct for the variation in the Hall element, a small-signal high-gain amplifier, and a proprietary dynamic offset cancellation technique. The A1304 sensor IC is available in a 3-pin surface mount SOT-23W style package (LH suffix). The package is lead (Pb) free, with 100% matte tin leadframe plating. ### **Functional Block Diagram** #### **Selection Guide** | Part Number | Packing* | Package | |--------------|------------------------|-----------------------------| | A1304ELHLX-T | 10,000 pieces per reel | 3-pin SOT-23W surface mount | <sup>\*</sup>Contact Allegro<sup>TM</sup> for additional packing options #### **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Unit | | |-------------------------------|--------------------------|-------------------------------------|------------|------|--| | Forward Supply Voltage | V <sub>CC</sub> | | 5.5 | V | | | Reverse Supply Voltage | V <sub>RCC</sub> | | -0.1 | V | | | Forward Output Voltage | V <sub>OUT</sub> | | 5.5 | V | | | Reverse Output Voltage | V <sub>ROUT</sub> | | -0.1 | V | | | Output Source Current | I <sub>OUT(SOURCE)</sub> | V <sub>OUT</sub> to GND | 1 | mA | | | Output Sink Current | I <sub>OUT(SINK)</sub> | V <sub>CC</sub> to V <sub>OUT</sub> | 5 | mA | | | Operating Ambient Temperature | T <sub>A</sub> | Range E | -40 to 85 | °C | | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 165 | °C | | | Storage Temperature | T <sub>stg</sub> | | -65 to 170 | °C | | #### Thermal Characteristics may require derating at maximum conditions, see application information | Characteristic | Symbol | Test Conditions* | | Units | |----------------------------|----------------|-------------------------------------------------------------------------------------------|-----|-------| | Package Thermal Resistance | $R_{ heta JA}$ | Package LH, 1-layer PCB with copper limited to solder pads | | °C/W | | | | Package LH, 2-layer PCB with 0.463 in? of copper area each side connected by thermal vias | 110 | °C/W | <sup>\*</sup>Additional thermal information available on the Allegro website ### **Pin-out Diagram** #### **Terminal List Table** | Name Number | | ber | Description | |-------------|----|-----|------------------------------------------------------| | Name | LH | UA | Description | | VCC | 1 | 1 | Input power supply; tie to GND with bypass capacitor | | VOUT | 2 | 3 | Output signal | | GND | 3 | 2 | Ground | ### **OPERATING CHARACTERISTICS** Valid across $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , $V_{CC} = 3.3 \text{ V}$ unless otherwise noted | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit1 | |------------------------------------------------|------------------------|--------------------------------------------------------------------------------------|-------|------|-------|---------| | Electrical Characteristics | | | • | | | | | Supply Voltage | V <sub>CC</sub> | | 3 | _ | 3.6 | V | | Supply Current | I <sub>cc</sub> | No load on VOUT | _ | 7.7 | 9 | mA | | Power-On Time <sup>2,3</sup> | t <sub>PO</sub> | T <sub>A</sub> = 25°C, C <sub>L</sub> = 10 nF | _ | 50 | 70 | μs | | V <sub>CC</sub> Ramp Time <sup>2,3</sup> | t <sub>VCC</sub> | T <sub>A</sub> = 25°C | 0.005 | _ | 100 | ms | | V <sub>CC</sub> Off Level <sup>2,3</sup> | V <sub>CCOFF</sub> | T <sub>A</sub> = 25°C | 0 | _ | 0.33 | V | | Internal Bandwidth <sup>3</sup> | BWi | Small signal –3 dB | _ | 20 | _ | kHz | | Output Characteristics | | | | | | | | Output Referred Noise <sup>3</sup> | V <sub>N</sub> | T <sub>A</sub> = 25°C; C <sub>BYPASS</sub> = open; no load on VOUT,<br>Sens = 4 mV/G | _ | 13 | _ | mV(p–p) | | Input Referred RMS Noise Density <sup>3</sup> | V <sub>NRMS</sub> | $T_A = 25$ °C; $C_{BYPASS} = open$ ; no load on VOUT, $f \le BW_i$ | _ | 2.3 | - | mG/√Hz | | DC Output Resistance <sup>3</sup> | R <sub>OUT</sub> | | _ | <1 | _ | Ω | | Output Load Resistance <sup>3</sup> | R <sub>L</sub> | VOUT to GND | 4.7 | _ | _ | kΩ | | Output Load Capacitance <sup>3</sup> | CL | VOUT to GND | _ | _ | 10 | nF | | 0.4 .4 .4 .4 .2 | V <sub>SAT(HIGH)</sub> | $T_A = 25^{\circ}C$ , $R_L = 10 \text{ k}\Omega$ , (VOUT to GND) | 2.87 | _ | _ | V | | Saturation Voltage <sup>3</sup> | V <sub>SAT(LOW)</sub> | $T_A = 25^{\circ}C$ , $R_L = 10 \text{ k}\Omega$ , (VOUT to GND) | _ | _ | 0.38 | V | | Magnetic Characteristics | | | | | | | | Sensitivity <sup>4</sup> | Sens | T <sub>A</sub> = 25°C | 3.76 | _ | 4.24 | mV/G | | Sensitivity Temperature Coefficient | TC <sub>Sens</sub> | T <sub>A</sub> = 85°C, relative to Sens at 25°C | 0.04 | 0.12 | 0.2 | %/°C | | Quiescent Voltage Output (QVO) | V <sub>OUT(Q)</sub> | T <sub>A</sub> = 25°C, B = 0 G | 1.625 | 1.65 | 1.675 | V | | Delta QVO | $\Delta V_{OUT(Q)}$ | T <sub>A</sub> = 85°C, relative to QVO at 25°C | _ | ±10 | _ | G | | Ratiometry Quiescent Voltage Output Error | Rat <sub>VOUT(Q)</sub> | Across specified supply voltage range (relative to $V_{CC}$ = 3.3 V) | - | ±1.5 | _ | % | | Ratiometry Sensitivity Error | Rat <sub>Sens</sub> | Across specified supply voltage range (relative to V <sub>CC</sub> = 3.3 V) | _ | ±1.5 | _ | % | | Linearity Sensitivity Error | Lin <sub>ERR</sub> | | _ | ±1.5 | _ | % | | Sensitivity Drift Due to<br>Package Hysteresis | ∆Sens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling | _ | ±2 | - | % | <sup>&</sup>lt;sup>1</sup>1 gauss (G) is exactly equal to 0.1 millitesla (mT). 3 <sup>&</sup>lt;sup>2</sup>See Characteristic Definitions section. <sup>&</sup>lt;sup>3</sup>Based on design simulations and/or characterization data. Not tested at Allegro end-of-line. $<sup>^4</sup>$ Sensitivity drift through the life of the part, $\Delta$ Sens<sub>LIFE</sub>, can have a typical error value $\pm 3\%$ in addition to package hysteresis effects. #### **Characteristic Definitions** **Power On Time** When the supply is ramped to its operating voltage, the device output requires a finite time to react to an input magnetic field. Power On Time, $t_{PO}$ , is defined as the time it takes for the output voltage to begin responding to an applied magnetic field after the power supply has reached its minimum specified operating voltage, $V_{CC}(\min)$ , as shown in figure 1. **Quiescent Voltage Output** In the quiescent state (no significant magnetic field: B=0 G), the output, $V_{OUT(Q)}$ , is at a constant ratio to the supply voltage, $V_{CC}$ , across the entire operating ranges of $V_{CC}$ and Operating Ambient Temperature, $T_A$ . Quiescent Voltage Output Drift Across Temperature Range Due to internal component tolerances and thermal considerations, the Quiescent Voltage Output, $V_{OUT(Q)}$ , may drift due to temperature changes within the Operating Ambient Temperature, $T_A$ . For purposes of specification, the Quiescent Voltage Output Drift Across Temperature Range, $\Delta V_{OUT(Q)}$ (mV), is defined as: $$\Delta V_{\text{OUT}(Q)} = V_{\text{OUT}(Q)(\text{TA})} - V_{\text{OUT}(Q)(25^{\circ}\text{C})}$$ (1) **Sensitivity** The amount of the output voltage change is proportional to the magnitude and polarity of the magnetic field applied. This proportionality is specified as the magnetic sensitivity, Figure 1. Definition of Power On Time, t<sub>PO</sub> Sens (mV/G), of the device and is defined as: Sens = $$\frac{V_{\text{OUT(B+)}} - V_{\text{OUT(B-)}}}{(B+) - (B-)}$$ (2) where B+ is the magnetic flux density in a positive field (south polarity) and B- is the magnetic flux density in a negative field (north polarity). **Sensitivity Temperature Coefficient** The device sensitivity changes as temperature changes, with respect to its Sensitivity Temperature Coefficient, TC<sub>SENS</sub>. TC<sub>SENS</sub> is defined as: $$TC_{Sens} = \left(\frac{Sens_{T2} - Sens_{T1}}{Sens_{T1}} \times 100\right) \left(\frac{1}{T2 - TI}\right) \qquad (\%/^{\circ}C)$$ (3) where T1 is the baseline Sens programming temperature of 25°C, and T2 is the sensitivity at another temperature. The ideal value of Sens across the full ambient temperature range, Sens<sub>IDEAL(TA)</sub>, is defined as: $$Sens_{IDEAL(TA)} = Sens_{T1} \times [100 (\%) + TC_{SENS} (T_A - T1)]$$ (4) **Linearity Sensitivity Error** The A1304 is designed to provide linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2. Linearity Sensitivity Error, $LIN_{ERR}$ , is calculated separately for positive ( $Lin_{ERR+}$ ) and negative ( $Lin_{ERR-}$ ) applied magnetic fields. $LIN_{ERR}$ (%) is measured and defined as: $$Lin_{ERR+} = \left(1 - \frac{Sens_{(B+)(2)}}{Sens_{(B+)(1)}}\right) \times 100 \quad (\%)$$ (5) $$\operatorname{Lin}_{\mathrm{ERR-}} = \left(1 - \frac{\operatorname{Sens}_{(\mathrm{B-})(2)}}{\operatorname{Sens}_{(\mathrm{B-})(1)}}\right) \times 100 \quad (\%)$$ where: $$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_x}$$ (6) and Bx are positive and negative magnetic fields, with respect to the quiescent voltage output, such that $$|B_{(+)(2)}| > |B_{(+)(1)}|$$ and $|B_{(-)(2)}| > |B_{(-)(1)}|$ The effective linearity error is: $$Lin_{ERR} = max(|Lin_{ERR+}|, |Lin_{ERR-}|)$$ (7) The saturation of the output at $V_{SAT(HIGH)}$ and $V_{SAT(LOW)}$ will limit the operating magnetic range of the applied field in which the device provides a linear output. The maximum positive and negative applied magnetic fields in the operating range can be calculated: $$|B_{\text{MAX}(+)}| = \frac{V_{\text{SAT(HIGH)}} - V_{\text{OUT(Q)}}}{\text{Sens}}$$ $$|B_{\text{MAX}(-)}| = \frac{V_{\text{OUT(Q)}} - V_{\text{SAT(LOW)}}}{\text{Sens}}$$ (8) **Ratiometry Error** The A1304 provides ratiometric output. This means that the Quiescent Voltage Output, $V_{OUT(Q)}$ , and the magnetic sensitivity, Sens, are proportional to the supply voltage, $V_{CC}$ . In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change in the supply voltage relative to 3.3 V, and the measured change in each characteristic. The ratiometric error in quiescent voltage output, $\text{Rat}_{\text{VOUT}(Q)}$ (%), for a given supply voltage, $V_{\text{CC}}$ , is defined as: $$Rat_{VOUT(Q)} = \left(1 - \frac{V_{OUT(Q)(VCC)} / V_{OUT(Q)(3.3V)}}{V_{CC} / 3.3 \text{ (V)}}\right) \times 100 \quad (\%) \quad (9)$$ The ratiometric error in magnetic sensitivity, $Rat_{Sens}$ (%), for a given supply voltage, $V_{CC}$ , is defined as: $$Rat_{Sens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(3.3V)}}{V_{CC} / 3.3 (V)}\right) \times 100 \quad (\%)$$ (10) $V_{CC}$ Ramp Time The time taken for $V_{CC}$ to ramp from 0 V to $V_{CC}$ (typ), 3.3 V (see figure 3). $V_{CC}$ Off Level For applications in which the VCC pin of the A1304 is being power-cycled (for example using a multiplexer to toggle the part on and off), the specification of $V_{CC}$ Off Level, $V_{CCOFF}$ , determines how high a $V_{CC}$ off voltage can be tolerated while still ensuring proper operation and startup of the device (see figure 3). Figure 2. Effect of saturation Figure 3. Definition of $V_{CC}$ Ramp Time, $t_{VCC}$ **Undervoltage Lockout** The A1304 provides an undervoltage lockout feature which ensures that the device outputs a VOUT signal only when $V_{CC}$ is above certain thresholds. The undervoltage lockout feature provides a hysteresis of operation to eliminate indeterminate output states. The output of the A1304 is held low (GND) until $V_{CC}$ exceeds the $V_{CC}$ rising UVLO reset threshold. After that, the device VOUT output is enabled, providing a ratiometric output voltage that is proportional to the input magnetic signal and $V_{CC}$ . If $V_{CC}$ should drop back down below the $V_{CC}$ falling UVLO trip threshold after the device is powered up, the output would be pulled low (see figure 4) until $V_{CC}$ rising UVLO reset threshold is reached again and VOUT would be reenabled. Figure 4. UVLO operation ### **Application Information** Figure 4. Typical Application Circuit #### **Chopper Stabilization Technique** When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a patented technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and mechanical stress related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high frequency sampling clock. For demodulation process, a sample and hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sampleand-hold circuits. Figure 5. Chopper Stabilization Technique ### Package LH, 3-Pin (SOT-23W) For Reference Only: not for tooling use (reference DWG-2840) Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown Active Area Depth, 0.28 mm REF Reference land pattern layout All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances A Branding scale and appearance at supplier discretion hall element, not to scale A1304 ## Linear Hall-Effect Sensor IC with Analog Output, Available in a Miniature, Low Profile Surface Mount Package Copyright ©2013, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com