+44 (0)1493 602602 +44 (0)1493 665111 sales@midasdisplays.com www.midasdisplays.com # Specification # MC20805A6W-BNMLWI ### DOCUMENT REVISION HISTORY: | DATE | PAGE | DESCRIPTION | |--------|------|---------------| | 2013.2 | - | First release | | | | | | | | | ### **Contents** - 1. Module Classification Information - 2. Precautions in use of LCD Modules - 3. General Specification - 4. Absolute Maximum Ratings - 5. Electrical Characteristics - 6. Optical Characteristics - 7. Interface Pin Function - 8. Power Supply - 9. Contour Drawing & Block Diagram - 10. Function Description - 11. Character Generator ROM Pattern - 12. Instruction Table - 13. Interface with MPU - 14. Initializing of LCM - 15. Quality Assurance - 16. Reliability Address: Telephone: Fax: Email: Website: Midas Displays, Electra House, 32 Southtown Road, Great Yarmouth, Norfolk, NR31 0DU +44 (0)1493 602602 +44 (0)1493 665111 sales@midasdisplays.com www.midasdisplays.com ### **Midas LCD Part Number System** COG 132033 S Α L 1 2 3 4 5 6 7 12 10 11 13 14 16 1 = MC: Midas Components 2 = Blank: COB (chip on board) COG: chip on glass 3 = No of dots (e.g. $240064 = 240 \times 64 \text{ dots}$ ) (e.g. $21605 = 2 \times 16 \text{ 5mm C.H.}$ ) 4 = Series 5 = Series Variant: A to Z - see addendum 6 = **3:** 3 o'clock **6:** 6 o'clock **9:** 9 o'clock **12:** 12 o'clock 7 = S: Normal (0 to + 50 deg C) W: Wide temp. (-20 to + 70 deg C) X: Extended temp (-30 + 80 Deg C) 8 = Character Set Blank: Standard (English/Japanese) C: Chinese Simplified (Graphic Displays only) **CB:** Chinese Big 5 (Graphic Displays only) H: Hebrew K: European (std) (English/German/French/Greek) L: English/Japanese (special) M: European (English/Scandinavian) R: Cyrillic W: European (English/Greek) U: European (English/Scandinavian/Icelandic) 9 = **Bezel Height** (where applicable / available) | | m cn 1. m | Common | Array | |--------------|-------------------------------|-------------|---------------------------| | | Top of Bezel to Top<br>of PCB | (via pins 1 | or Edge | | | 01 LCD | and 2) | Lit | | Blank | 9.5mm / not<br>applicable | Common | Array | | 2 | 8.9 mm | Common | Array | | 3 | 7.8 mm | Separate | Array | | 4 | 7.8 mm | Common | Array | | 5 | 9.5 mm | Separate | Array | | 6 | 7 mm | Common | Array | | 7 | 7 mm | Separate | Array | | 8 | 6.4 mm | Common | Edge | | 9 | 6.4 mm | Separate | Edge | | A | 5.5 mm | Common | Edge | | В | 5.5 mm | Separate | Edge | | D | 6.0mm | Separate | Edge | | $\mathbf{E}$ | 5.0mm | Separate | Edge | | F | 4.7mm | Common | Edge | | G | 3.7mm | Separate | $\widetilde{\mathbf{EL}}$ | | | | | | 10 = **T:** TN **S:** STN **B:** STN Blue **G:** STN Grey **F:** FSTN **F2:** FFSTN 11 = **P:** Positive N: Negative 12 = **R:** Reflective **M:** Transmissive **T:** Transflective 13 = Backlight: Blank: Reflective L: LED 14 = Backlight Colour: Y: Yellow-Green W: White B: Blue R: Red A: Amber O: Orange G: Green RGB: R.G.B. 15 = Driver Chip: Blank: Standard I: I<sup>2</sup>C T: Toshiba T6963C A: Avant SAP1024B R: Raio RA8835 16 = Voltage Variant: e.g. 3 = 3v ## 2. Precautions in use of LCD Modules - (1) Avoid applying excessive shocks to the module or making any alterations or modifications to it. - (2) Don't make extra holes on the printed circuit board, modify its shape or change the components of LCD module. - (3) Don't disassemble the LCM. - (4) Don't operate it above the absolute maximum rating. - (5) Don't drop, bend or twist LCM. - (6) Soldering: only to the I/O terminals. - (7) Storage: please storage in anti-static electricity container and clean environment. ## 3. General Specification | Item | Dimension | Unit | |---------------------------------------|---------------------------|-----------| | N <mark>umbe</mark> r of Characters | 8 characters x 2 Lines | _/ - | | Module dimension (With LED Backlight) | 58.0 x 32.0 x 14.0 (MAX) | mm | | View area | 38.0 x 16.0 | mm | | Active area | 27.81 x 11.50 | mm | | Dot size | 0.56 x 0.66 | mm | | Dot pitch | 0.60 x 0.70 | mm | | Character size | 2.96 x 5.56 | mm | | Character pitch | 3.55 x 5.94 | mm | | LCD type | STN, Blue, Negative, Tran | nsmissive | | Duty | 1/16 | | | View direction | 6 o'clock | | | Backlight Type | White LED backlig | ght | # **4. Absolute Maximum Ratings** | Ite | em | Symbol | Min | Max | Unit | |------------------|-----------------|---------------------|---------|---------|------| | Input V | Voltage | $V_{\rm I}$ | -0.3 | VDD+0.3 | V | | Supply Volta | ge For Logic | VDD-V <sub>SS</sub> | -0.3 | 5.5 | V | | Supply Volta | nge For LCD | $V_{DD}$ - $V_0$ | Vdd-7.0 | Vdd+0.3 | V | | Wide Temperature | Operating Temp. | Тор | -20 | 70 | °C | | LCM | Storage Temp. | Tstr | -30 | 80 | °C | # **5. Electrical Characteristics** | Item | Symbol | Condition | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------|-------------------------------------------------|---------------------------------|-----|-----------------------------|------| | Supply Voltage For Logic | $V_{DD}$ - $V_{SS}$ | 1-11 | 4.5 | 5.0 | 5.5 | V | | Supply Vo <mark>ltage</mark> For LCD | V <sub>DD</sub> -V <sub>0</sub> | Ta=25°C | 4.1 | 4.5 | 5.0 | V | | Input <mark>High Volt.</mark> | $V_{ m IH}$ | M-H | $0.7 \mathrm{V}_{\mathrm{DD}}$ | | $V_{\mathrm{DD}}$ | V | | Input <mark>Lo</mark> w Volt. | $V_{IL}$ | | V <sub>SS</sub> | | $0.3 \text{ V}_{\text{DD}}$ | V | | Supply Current | I <sub>DD</sub> | $V_{DD}=5V$ | 0.5 | 1.0 | 1.5 | mA | | Supply Voltage of White LED backlight | $ m V_{LED}$ | Forward current =15 mA Number of LED die 1x1=1 | 2.9 | 3.1 | 3.3 | V | # **6. Optical Characteristics** | Item | Symbol | Condition | Min | Тур | Max | Unit | | |----------------|--------|---------------|-----|-----|-----|------|--| | View Angle | (V)θ | CR <b>≧</b> 2 | -20 | _ | 35 | deg | | | view ringie | (Н)ф | CR <b>≧</b> 2 | -30 | _ | 30 | deg | | | Contrast Ratio | CR | _ | _ | 3 | _ | _ | | | Response Time | T rise | _ | _ | _ | 250 | ms | | | response Time | T fall | _ | _ | _ | 250 | ms | | **Definition of Operation Voltage (Vop)** Definition of Response Time (Tr, Tf) **Conditions:** Operating Voltage: Vop Viewin Viewing Angle ( $\theta$ , $\phi$ ) : $0^{\circ}$ , $0^{\circ}$ Frame Frequency: 64 HZ Driving Waveform: 1/N duty, 1/a bias **Definition of viewing angle (CR≧2)** # 7. Interface Pin Function | Pin No. | Symbol | Level | Description | |---------|----------|------------|---------------------------| | 1 | LED (+) | | Anode of LED Backlight | | 2 | LED (-) | | Cathode of LED Backlight | | 3 | $V_{SS}$ | 0V | Ground | | 4 | $V_{DD}$ | 5.0V | Supply Voltage for logic | | 5 | SDA | H/L | Serial Data | | 6 | SCL | H/L | Serial Clock | | 7 | V0 | (Variable) | Operating voltage for LCD | | 8 | NC | | No Connection | | 9 | NC | | No Connection | | 10 | NC | | No Connection | ## 8. Power Supply ### SINGLE SUPPLY VOLTAGE TYPE Vdd-V0: LCD Driving Voltage VR: 10K - 20K ### **DUAL SUPPLY VOLTAGE TYPE** Vdd-V0: LCD Driving Voltage VR: 10K - 20K ### Timing Diagram of VDD Against V0. Power on sequence shall meet the requirement of Figure 4, the timing diagram of VDD against V0. ## 9. Contour Drawing & Block Diagram Link to **Initialization Code** Link to **Controller** ### **10. Function Description** The LCD display Module is built in a LSI controller, the controller has two 8-bit registers, an instruction register (IR) and a data register (DR). The IR stores instruction codes, such as display clear and cursor shift, and address information for display data RAM (DDRAM) and character generator (CGRAM). The IR can only be written from the MPU. The DR temporarily stores data to be written or read from DDRAM or CGRAM. When address information is written into the IR, then data is stored into the DR from DDRAM or CGRAM. #### Address Counter (AC) The address counter (AC) assigns addresses to both DDRAM and CGRAM #### **Display Data RAM (DDRAM)** This DDRAM is used to store the display data represented in 8-bit character codes. Its extended capacity is 80×8 bits or 80 characters. Below figure is the relationships between DDRAM addresses and positions on the liquid crystal display. Display position DDRAM address 5 6 2 1 3 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | |----|----|----|----|----|----|----|----| | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 2-Line by 8 -Character Display #### **Character Generator ROM (CGROM)** The CGROM generate 5×8 dot or 5×10 dot character patterns from 8-bit character codes. See Table 2. #### **Character Generator RAM (CGRAM)** In CGRAM, the user can rewrite character by program. For $5\times8$ dots, eight character patterns can be written, and for $5\times10$ dots, four character patterns can be written. Write into DDRAM the character code at the addresses shown as the left column of table 1. To show the character patterns stored in CGRAM. # Relationship between CGRAM Addresses, Character Codes (DDRAM) and Character patterns Table 1 | ( D D | acter<br>R A M | | | | | C G | RA | М | A d d | ress | | | haı<br>C G | | | | | | | | | |------------------------|-------------------------------|-------------------------|---------------|------|-------|-----|---------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------|-----------------|-----------------------------------------------------------|-------------|-----------------------|-----------------------------------------|-----------------------|---------------------------------|----------|-----------------------| | 7 6 5 | | 3 2 | | 0 | | 11 | | 4 3 | | 1 ( | ) | | 6 | | | 3 | | 1 | 0 | | | | Hig | n | Lo | w | | | Н | igh | | L o | | ) | * | H ig | g n<br>* | | Lo | w | | 0 | - | | | 0 0 0 | 0 | * 0 | 0 | 0 | | | 0 0 | 0 | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0 | 0<br>1<br>1<br>0<br>0<br>1<br>1<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | * * * * * * * * | * * * * * * * * | * * * * * * * * | 0 | | 0 | 0<br>0<br>0<br>0<br>0 | 0 0 0 | ¥ | Character pattern(1) | | 0 0 0 | 0 | * 0 | 0 | 1 | | | 0 0 | 1 | 0<br>0<br>0<br>1<br>1<br>1<br>1 | 1 0 0 0 0 1 1 0 1 | 1<br>)<br>1<br>)<br>1<br>) | * * * * * * * * * | * * * * * * | * * * * * * * * * * * * * * * * * * * * | | 0 0 0 0 | | 0 | 0 0 | <u> </u> | C haracter pattern(2) | | | | | | | | | | | 0 | | 1 | * | À | * | | | | | | | | | 0 0 0 | 0 | * 1 | 1 | 1 | | | 1 1 | 1 1 | 1 | 0 0 1 | | | 1 | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | * | * | * | | | | | | | | | 5 * 10 de | ot ch: | aract | eri | natt | erns | 8 | | | 1 | 1 | 1 | * | * | * | | V | 7 | | | | | | 5 * 10 do | cter | Cod | e s | patt | terns | | RA | М | | | 1 | C | hai<br>C G | ract | | | | | | | | | Chara | cter | C o d<br>dat | es<br>a) | 4 | erns | | | 4 | | ress | | C | haı | ract<br>R A | M | d a | ıta | )// | 0 | | | | Chara | r <mark>cte</mark> r<br>R A M | C o d<br>dat | es<br>a) | 4 | erns | c G | | 4 | A d d | ress | | C ( | haı<br>C G | ract<br>RA | M | d a | ıta | 1 | 0 | | | | Chara<br>(DD)<br>7 6 5 | acter<br>R A M<br>4<br>h | Cod<br>dat | es<br>a)<br>1 | 0 | erns | c G | 5 4 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | A d d L o 0 0 0 1 1 1 1 | 0 (0 1 1 0 0 0 1 1 (1 1 1 1 1 1 1 1 1 1 | | C ( | han<br>C G | ract<br>RA | 4<br>0 | 0<br>0<br>0<br>0 | 2 0 w 0 0 0 0 0 0 0 | 0 0 0 0 | 0 0 0 | • | C haracter<br>pattern | | Chara (DD) 7 6 5 Hig | acter<br>R A M<br>4<br>h | Cod<br>dat<br>3 2<br>Lo | es<br>a)<br>1 | 0 | erns | c G | 5 4 igh | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 2<br>Lo<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0 | 0 (0 1 1 0 0 1 1 0 0 1 0 0 1 0 0 1 0 0 1 0 0 1 0 0 1 0 0 0 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | *** | han C G G 6 Hig | 5 5 gh *** *** | 4<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 2<br>0 0<br>0<br>0<br>0<br>0 | | 0<br>0<br>0<br>0<br>0<br>0<br>0 | • | pattern | | Chara (DD) 7 6 5 Hig | acter<br>R A M<br>4<br>h | Cod<br>dat<br>3 2<br>Lo | es<br>a)<br>1 | 0 | erns | c G | 5 4 igh | 1 3 0 0 0 0 0 0 0 0 0 0 0 1 | 2<br>Lo<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0 | 0 (0 1 1 0 0 1 1 0 1 0 0 0 1 1 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | ********* | han C G | racti<br>R A<br>5<br>5<br>*<br>*<br>*<br>*<br>*<br>*<br>* | 4<br>0 | 0<br>0<br>0<br>0<br>0 | 2 0 W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | 0<br>0<br>0<br>0<br>0<br>0<br>0 | • | | # 11. Character Generator ROM Pattern | <u>b7∾4</u><br>b3∾0 | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 110 <b>1</b> | 1110 | 1111 | |---------------------|-------------------|------|------|------|------|------|------|------|------|------|------|------|------|--------------|------|------| | 0000 | [00] | | | | | | | | | | | | | | | | | 0001 | CG<br>RAM<br>[01] | | | | | | | | | | | | | | | | | 0010 | [02] | | | | | | | | | | | | | | | | | 0011 | CG<br>RAM<br>[03] | | | | | | | | | | | | | | | | | 0100 | [04] | | | | | | | | | | | | | | | | | 0101 | CG<br>RAM<br>[05] | | | | | | | | | | | | | | | | | 0110 | CG<br>RAM<br>[06] | | | | | | | | | | | | | | | | | 0111 | CG<br>RAM<br>[07] | | | | | | | | | | | | | | | | | 1000 | CG<br>RAM<br>[00] | | | | | | | | | | | | | | | | | 1001 | CG<br>RAM<br>[01] | | | | | | | | | | | | | | | | | 1010 | CG<br>RAM<br>[02] | | | | | | | | | | | | | | | | | 1011 | CG<br>RAM<br>[03] | | | | | | | | | | | | | | | | | 1100 | CG<br>RAM<br>[04] | | | | | | | | | | | | | | | | | 1101 | CG<br>RAM<br>[05] | | | | | | | | | | | | | | | | | 1110 | CG<br>RAM<br>[06] | | | | | | | | | | | | | | | | | 1111 | CG<br>RAM<br>[07] | | | | | | | | | | | | | | | | # **12. Instruction Table** | Instruction | | | | Ins | structi | ion Co | ode | | | | Description | Execution time | |----------------------------|----|-----|-----|-----|---------|--------|-----|-----|-----|-----|------------------------------------------------------------------------------------------------------------------------------------|----------------| | Instruction | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description | (fosc=210Khz) | | Clear Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Write "20H" to DDRAM and set<br>DDRAM address to "00H" from AC | 1.98ms | | Return Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | _ | Set DDRAM address to "00H" from AC and return cursor to its original position if shifted. The contents of DDRAM are not changed. | 1.98ms | | Entry Mode<br>Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | SH | Assign cursor moving direction and enable the shift of entire display. | 48μs | | Display<br>ON/OFF | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Set display (D), cursor (C), and blinking of cursor (B) on/off control bit. | 48μs | | Cursor or<br>Display Shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | | _ | Set cursor moving and display shift control bit, and the direction, without changing of DDRAM data. | 48μs | | Function Set | 0 | 0 | 0 | 0 | 1 | DL | N | F | | | Set interface data length (DL:8-bit/4-bit), numbers of display line (N:2-line/1-line)and, display font type (F:5×11 dots/5×8 dots) | 48μs | | Set CGRAM<br>Address | 0 | 0 | 0 | 1 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Set CGRAM address in address counter. | 48μs | | Set DDRAM<br>Address | 0 | 0 | 1 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Set DDRAM address in address counter. | 48μs | | Write Data to<br>RAM | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write data into internal RAM (DDRAM/CGRAM). | 48μs | \* "-": N/A ### 13. Interface with MPU # For serial interface data, bus lines (DB5(CSB) \( \) DB6(SDA) and DB7(SCL)) are used. IIC interface The IIC interface receives and executes the commands sent via the IIC Interface. It also receives RAM data and sends it to the RAM. The IIC Interface is for bi-directional, two-line communication between different ICs or modules. Serial data line SDA (DB6) and a Serial clock line SCL (DB7) must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy. \*The CSB (DB5) Pin must be setting to "VSS". \* When IIC interface is selected, the DL register must be set to "1". #### **BIT TRANSFER** One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse because changes in the data line at this time will be interpreted as a control signal. Bit transfer is illustrated in Fig.9.1 #### > START AND STOP CONDITIONS Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P). The START and STOP conditions are illustrated in Fig.9.2 Fig .9.2 Definition of START and STOP conditions #### SYSTEM CONFIGURATION The system configuration is illustrated in Fig.9.3 - · Transmitter: the device, which sends the data to the bus - · Receiver: the device, which receives the data from the bus - · Master: the device, which initiates a transfer, generates clock signals and terminates a transfer - · Slave: the device addressed by a master - $\cdot$ Multi-Master: more than one master can attempt to control the bus at the same time without corrupting the message - · Arbitration: procedure to ensure that, if more than one master simultaneously tries to control the bus, only one is allowed to do so and the message is not corrupted - · Synchronization: procedure to synchronize the clock signals of two or more devices. Fig .9.3 System configuration #### ACKNOWLEDGE Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an Acknowledge after the reception of each byte. A master receiver must also generate an Acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the Acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end-of-data to the transmitter by not generating an Acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. Acknowledgement on the IIC Interface is illustrated in Fig.9.4 Fig .9.4 Acknowledgement on the 2-line Interface #### > IIC Interface protocol The RW1063 supports command, data write addressed slaves on the bus. Before any data is transmitted on the IIC Interface, the device, which should respond, is addressed first. Four 7-bit slave addresses (0111100, 0111101, 0111110 and 01111111) are reserved for the RW1063. The least significant bit of the slave address is set by connecting the input SA0 (DB0) and SA1 (DB1) to either logic 0 (VSS) or logic 1 (VDD). The IIC Interface protocol is illustrated in Figure.9.5 The sequence is initiated with a START condition (S) from the IIC Interface master, which is followed by the slave address. All slaves with the corresponding address acknowledge in parallel, all the others will ignore the IIC Interface transfer. After acknowledgement, one or more command words follow which define the status of the addressed slaves. A command word consists of a control byte, which defines Co and A0, plus a data byte. The last control byte is tagged with a cleared most significant bit (i.e. the continuation bit Co). After a control byte with a cleared Co bit, only data bytes will follow. The state of the A0 bit defines whether the data byte is interpreted as a command or as RAM data. All addressed slaves on the bus also acknowledge the control and data bytes. After the last control byte, depending on the A0 bit setting; either a series of display data bytes or command data bytes may follow. If the A0 bit is set to logic 1, these display bytes are stored in the display RAM at the address specified by the data pointer. The data pointer is automatically updated and the data is directed to the intended RW1063 device. If the A0 bit of the last control byte is set to logic 0, these command bytes will be decoded and the setting of the device will be changed according to the received commands. Only the addressed slave makes the acknowledgement after each byte. At the end of the transmission the IIC interface-bus master issues a STOP condition (P). If no acknowledge is generated by the master after a byte, the driver stops transferring data to the master. #### **Slave Address Option:** J8,J10 short,J7,J9open, SA1=0,SA0=0(default setting); J8,J9 short,J7,J10open, SA1=0,SA0=1; J7,J10 short,J8,J9open, SA1=1,SA0=0; J7,J9 short,J8,J10open, SA1=1,SA0=1; DB5(CSB)is connected to Vss by short J6. ### 14. Initializing of LCM ``` Initial Code: void WriteData(BYTE byData) I2C_Start(); I2C_Send(0x78); I2C_Ack(); I2C Send(0x40); I2C_Ack(); I2C_Send(byData); I2C_Ack(); I2C_Stop(); void WriteInst(BYTE byInst) I2C_Start(); I2C_Send(0x78); I2C_Ack(); I2C Send(0x00); I2C Ack(); I2C_Send(byInst); I2C_Ack(); I2C_Stop(); void InitRW1063(void) ``` WriteInst (0x38); //DL=1: 8 bits; N=1: 2 line; F=0: 5 x 8dots WriteInst (0x06); // I/D=1: Increment by 1; S=0: No shift } WriteInst (0x0c); // D=1, display on; C=B=0; cursor off; blinking off; # **15. Quality Assurance** ### Screen Cosmetic Criteria | Item | Defect | Judgment Criterion | Partition | |------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------| | 1 | Spots | A) Clear $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Minor | | 2 | Bubbles in Polarizer | | Minor | | 3 | Scratch | In accordance with spots cosmetic criteria. When the light reflects on the panel surface, the scratches are not to be remarkable. | Minor | | 4 | Allowable Density | Above defects should be separated more than 30mm each other. | Minor | | 5 | Coloration | Minor | | # 16. Reliability ### **Content of Reliability Test** | Environmental Test | | | | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------| | Test Item | Content of Test | <b>Test Condition</b> | Applicable<br>Standard | | High<br>Temperature<br>storage | Endurance test applying the high storage temperature for a long time. | 80°C<br>96hrs | | | Low<br>Temperature<br>storage | Endurance test applying the high storage temperature for a long time. | -30°C<br>96hrs | | | High<br>Temperature<br>Operation | Endurance test applying the electric stress (Voltage & Current) and the thermal stress to the element for a long time. | 70°C<br>96hrs | | | Low<br>Temperature<br>Operation | Endurance test applying the electric stress under low temperature for a long time. | -20°C<br>96hrs | | | High Temperature/ Humidity Storage | Endurance test applying the high temperature and high humidity storage for a long time. | 80°C, 90%RH<br>96hrs | | | High Temperature/ Humidity Operation | Endurance test applying the electric stress (Voltage & Current) and temperature / humidity stress to the element for a long time. | 70°C, 90%RH<br>96hrs | | | Temperature<br>Cycle | Endurance test applying the low and high temperature cycle. -30°C 25°C 80°C 30min 5min 30min 1 cycle | -30°C→80°C<br>10 cycles | | | Mechanical Test | | | | | Vibration test | Endurance test applying the vibration during transportation and using. | 10~22Hz→1.5mmp-p<br>22~500Hz→1.5G<br>Total 0.5hrs | | | Shock test | Constructional and mechanical endurance test applying the shock during transportation. | 50G Half sign<br>wave 11 msedc<br>3 times of each<br>direction | | <sup>\*\*\*</sup>Supply voltage for logic system=5V. Supply voltage for LCD system= Operating voltage at 25°C