

# **Internal FET Abnormality Detection Function**

# High Efficiency / Low Standby Power 2-Channel Secondary Side Synchronous **Rectification Control IC**

# BD85506F

## **General Description**

BD85506F is a 2-channel secondary side Synchronous Rectification (SR) controller for LLC with enhanced abnormality detection function on the secondary side.

This IC has a function to detect FET abnormalities such as body diode rectification operation.

In addition, it incorporates a high-accuracy overvoltage detection circuit, contributing to improved safety and reduction of external components.

For efficiency, the OFF threshold voltage of the synchronous rectifier FET can be adjusted with a resistor. Moreover, by providing the Source monitor pin of each FET, it is possible to monitor the voltage between Drain and Source, and further improvement in efficiency is possible.

In the burst operation at light load of the primary side controller, the synchronous rectification operation is automatically placed in the standby state, suppressing the switching power and the circuit current of the IC itself and reducing standby power consumption.

The built-in multipurpose comparator can also be used as a low consumption shunt regulator in addition to the abnormality detection comparator.

The operating power supply voltage ranges from 5.0 V to 32 V, covering various output voltage lineups.

Additionally, by adopting a process with a high withstand voltage of 120 V(Max), it is possible to directly monitor the Drain voltage.

## Features

- Internal FET Abnormality Detection Function for Secondary Side Synchronous Rectification.
- Internal Overvoltage Detection Circuit (OVP). (Externally adjustable, high accuracy: 2 %)
- Efficiency Improvement by FET OFF Threshold Voltage is Adjustable.
- Source of each FET can be individually monitored.
- Internal Standby Mode Automatic Determination Function.
- Internal Multipurpose Comparator. (It can also be used as a shunt regulator)
- With the Slow Start Function, it is possible to set the FET Abnormality Detection Function at startup and the during the start of Switching Operation
- Wide Input Voltage Range 5.0 V to 32 V
- D1, D2 Pin 120 V (Max) Breakdown Voltage
- Flow Compatible SOP14 Package

## **Key Specifications**

- Input Voltage Range:
- Operating Circuit Current
  - (SW Stopped Mode):
  - Standby Circuit Current:
- Drain Monitor Pin Absolute Voltage:
- 120 V(Max) Operating Temperature Range: -40 °C to +105 °C

Package

SOP14

W(Typ) x D(Typ) x H(Max) 8.70 mm x 6.20 mm x 1.71 mm

5.0 V to 32 V

800 µA(Typ) 300 µA(Typ)



## **Applications**

Isolated LLC Type AC/DC Power Supply. Adapter, TV, Printer, Office Equipment, etc.

## **Typical Application Circuits**



(Remark) The values in the datasheet are typical unless otherwise specified.

OProduct structure : Silicon monolithic integrated circuit OThis product has no designed protection against radioactive rays.

# **Pin Configuration**





## **Pin Descriptions**

| Pin No. | Pin Name | Function                                                                           |
|---------|----------|------------------------------------------------------------------------------------|
| 1       | VCC      | Power supply input pin                                                             |
| 2       | REG      | Regulator output pin for driver                                                    |
| 3       | SH_IN    | Multi-purpose comparator input pin/ENABLE input pin                                |
| 4       | SH_OUT   | Multi-purpose comparator output pin/FAIL output pin when abnormality is detected   |
| 5       | AGND     | Analog GND                                                                         |
| 6       | TH       | FET OFF Threshold setting pin                                                      |
| 7       | SS       | Mask time setting pin of drive and FET abnormality detection function at start up. |
| 8       | D2       | Channel 2 Drain signal input pin                                                   |
| 9       | S2       | Channel 2 Source signal input pin                                                  |
| 10      | G2       | Channel 2 Gate drive signal output pin                                             |
| 11      | OVP      | Overvoltage detection setting pin                                                  |
| 12      | G1       | Channel 1 Gate drive signal output pin                                             |
| 13      | S1       | Channel 1 Source signal input pin                                                  |
| 14      | D1       | Channel 1 Drain signal input pin                                                   |

# **Block Diagram**



## **Description of Blocks**

## 1. SET COMP Block

Monitors D1 and D2 pin voltages and outputs a signal to turn ON the FET by detecting -120 mV or less.

## 2. RESET COMP Block

Monitors D1 and D2 pin voltages and outputs a signal to turn OFF the FET by detecting a voltage greater than the set voltage at the TH pin.

## 3. OFF Threshold Block

Sets the D1 and D2 voltages to turn OFF the FET by setting the TH pin resistance. (D1 and D2 become the same setting) The ON/OFF sequence of secondary side synchronous rectification is shown below. (Shown in the example below is for setting the TH pin to 200 k $\Omega$ , -6 mV setting)



## **Description of Blocks – continued**

#### 4. Auto Standby Block

By detecting the presence or absence of the D1 and D2 pin pulses, the synchronous rectification operation is automatically operated or stopped, respectively. If a pulse is not detected on the D1 and D2 pins within 200 µs, the chip enters its standby state and the synchronous rectification operation is stopped. After a total of 4096 pulses is detected on the D1 and D2 pins, the chip becomes active and resumes the synchronous rectification action.



## 5.COMP Block

This is a multipurpose comparator. It can be used as a comparator in various voltage detection applications such as set temperature monitoring and voltage monitoring. It can also be used as a low-consumption shunt regulator via feedback operation.

## 6. ENABLE COMP Block

This comparator is for turning ON or OFF the synchronous rectification. When the SH\_IN pin goes below or equal to 0.4 V, the SS pin capacitor is discharged and the synchronous rectification operation, G pin OPEN detection, and D pin OPEN detection functions are also stopped.

## 7. OVP Block

This is the overvoltage detection block for the output voltage. Since the lower 20 k $\Omega$  resistor is built-in, the detection voltage can be adjusted by connecting a resistor between the detection node and the OVP pin. After OVP is detected, a FAIL signal (constant current sink of 2.5 mA) is output from the SH\_OUT pin. When the OVP release voltage is reached or when VCC\_UVLO is detected, the constant current sink from SH\_OUT is stopped.

## 8. LDO Block

This is the IC internal power supply generation block. The driver power supply is output at the REG pin, and stable operation is obtained by connecting a ceramic capacitor on its output.

## 9. SS COMP Block

Slow start block that sets the operation start time for startup, synchronous rectification, G pin OPEN detection, and D pin OPEN detection functions. When VCC UVLO has been cancelled, a constant current of 50µA is output from the SS pin and its capacitor is charged. When the SS pin voltage reaches at least 0.5V, the following operation takes place:

- (a) If the SH\_IN pin voltage≥0.4 V then the SS pin capacitor continues charging. Synchronous rectification and G, D pin OPEN detection functions start operating.
- (b) If the SH\_IN pin voltage < 0.4 V then the SS pin capacitor discharges. Charging of the SS pin capacitor starts again after the SH\_IN pin voltage≥0.4 V. If the SS pin reaches SS≥0.5V, synchronous rectification and G and D pin OPEN detection functions start operating.

For more details, refer to "The SS pin discharge function by SH\_IN voltage" in "Application Part Selection Method".

## **10. FET Abnormal Protection Block**

- This block is for the detection of any of the abnormal FET conditions listed below.
- (a) One of the G1 and G2 pins is OPEN and the FET is Body Diode rectified;
- (b) One of the D1 and D2 pins is OPEN and the FET is Body Diode rectified;
- (c) One of the S1 and S2 pins is set to OPEN, and the OFF timing of the FET is abnormal.

When detecting these conditions, the FAIL signal (constant current sink of 2.5 mA) is output from the SH\_OUT pin.

For details of each abnormality detection operation, refer to "Abnormality detection function" of "Application circuit".

## Absolute Maximum Ratings (Ta=25 °C)

| Parameter                    | Symbol                    | Rating                   | Unit |
|------------------------------|---------------------------|--------------------------|------|
| VCC Pin                      | Vmax_vcc                  | -0.3 to +40              | V    |
| OVP Pin                      | V <sub>MAX_OVP</sub>      | -0.3 to +40              | V    |
| SH_IN Pin                    | VMAX_SH_IN                | -0.3 to +40              | V    |
| SH_OUT Pin                   | Vmax_sh_out               | -0.3 to +VCC             | V    |
| G1, G2 Pin                   | $V_{MAX\_G1},V_{MAX\_G2}$ | -0.3 to +15              | V    |
| D1, D2 Pin                   | Vmax_d1, Vmax_d2          | +120 <sup>(Note 1)</sup> | V    |
| REG Pin                      | $V_{MAX\_REG}$            | -0.3 to +15              | V    |
| SS Pin                       | Vss                       | -0.3 to +5.5             | V    |
| TH Pin                       | Vmax_th                   | -0.3 to +5.5             | V    |
| Maximum Junction Temperature | Tjmax                     | +150                     | °C   |
| Storage Temperature Range    | Tstg                      | -55 to +150              | °C   |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

(Note 1) When negative voltage is applied, current flows through the ESD protection element. A current limiting resistor is required for D1 and D2 pins so that the current through these pins is 6 mA or less.

#### Thermal Resistance (Note 2)

| Parameter                                                      |             | Thermal Res            | Unit                     |      |
|----------------------------------------------------------------|-------------|------------------------|--------------------------|------|
| Farameter                                                      | Symbol      | 1s <sup>(Note 4)</sup> | 2s2p <sup>(Note 5)</sup> | Unit |
| SOP14                                                          |             |                        |                          |      |
| Junction-to-Ambient                                            | θյΑ         | 166.5                  | 108.1                    | °C/W |
| Junction-to-Top Characterization Parameter <sup>(Note 3)</sup> | $\Psi_{JT}$ | 26                     | 22                       | °C/W |

(Note 2) Based on JESD51-2A (still air).

(Note 3) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 4) Using a PCB board based on JESD51-3.

(Note 5) Using a PCB board based on JESD51-7.

|   | Layer Number of<br>Measurement Board | Material  | Board Size           |            |                   |           |
|---|--------------------------------------|-----------|----------------------|------------|-------------------|-----------|
|   | Single                               | FR-4      | 114.3 mm x 76.2 mm x | x 1.57 mmt |                   |           |
|   | Тор                                  |           |                      |            |                   |           |
| - | Copper Pattern                       | Thickness |                      |            |                   |           |
|   | Footprints and Traces                | 70 µm     |                      |            |                   |           |
|   | Layer Number of<br>Measurement Board | Material  | Board Size           |            |                   |           |
|   | 4 Layers                             | FR-4      | 114.3 mm x 76.2 mm   | x 1.6 mmt  |                   |           |
|   | Тор                                  |           | 2 Internal Laye      | ers        | Bottom            |           |
|   | Copper Pattern                       | Thickness | Copper Pattern       | Thickness  | Copper Pattern    | Thickness |
|   | Footprints and Traces                | 70 µm     | 74.2 mm x 74.2 mm    | 35 µm      | 74.2 mm x 74.2 mm | 70 µm     |
|   |                                      |           |                      |            |                   |           |

## **Recommended Operating Conditions**

| Parameter                               | Symbol           | Min  | Тур | Max  | Unit |
|-----------------------------------------|------------------|------|-----|------|------|
| Power Supply Voltage Range              | Vcc              | 5.0  | 20  | 32   | V    |
| Operating Temperature                   | Topr             | -40  | +25 | +105 | °C   |
| VCC Capacitor Range <sup>(Note 6)</sup> | Cvcc             | 2.2  | 4.7 | -    | μF   |
| VCC Resistor Range                      | Rvcc             | 100  | 200 | -    | Ω    |
| TH Resistor Range                       | Rth              | 12   | 200 | 330  | kΩ   |
| REG Capacitor Range <sup>(Note 6)</sup> | C <sub>REG</sub> | 0.47 | 1.0 | 2.2  | μF   |

(Note 6) Determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others

## **Electrical Characteristics**

(Unless otherwise specified V<sub>CC</sub>=20 V, V<sub>SH\_IN</sub>=0.6 V, Ta=25 °C)

| Parameter                                 | Symbol                 | Min  | Тур  | Max  | Unit  | Conditions                                                  |
|-------------------------------------------|------------------------|------|------|------|-------|-------------------------------------------------------------|
| Circuit Current Item                      |                        |      |      |      |       |                                                             |
| Switching Operation Circuit Current       | I <sub>ON</sub>        | 0.5  | 1    | 2    | mA    | fsw=50 kHz Switching State<br>Gx=OPEN                       |
| Standby Circuit Current                   | Istb                   | 180  | 300  | 480  | μA    | Standby State                                               |
| Switching Stopped Circuit Current         | IACT                   | 450  | 800  | 1400 | μA    | Switching Stop State                                        |
| Circuit Current at VCC UVLO Detection     | IOFF                   | 120  | 180  | 300  | μA    | Vcc=3.5 V                                                   |
| VCC UVLO BLOCK                            |                        |      |      |      |       |                                                             |
| VCC UVLO Threshold Voltage 1              | VUVLO1                 | 4.1  | 4.5  | 4.9  | V     | VCC Sweep Up                                                |
| VCC UVLO Threshold Voltage 2              | V <sub>UVLO2</sub>     | 3.9  | 4.3  | 4.7  | V     | VCC Sweep Down                                              |
| Slow Start BLOCK                          |                        |      |      |      |       |                                                             |
| Slow Start Completion Voltage             | Vss                    | 0.4  | 0.5  | 0.6  | V     | $V_{SS}$ =0 V $\rightarrow$ 1 V, $V_{SH_{IN}}$ =0.6 V       |
| Slow Start Charge Current                 | lss                    | -60  | -50  | -40  | μA    | Vss=0.3 V, Vsh_in=0.6 V                                     |
| ENABLE Voltage                            | V <sub>EN</sub>        | 0.32 | 0.40 | 0.48 | V     | V <sub>SH_IN</sub> =0.3 V→0.5 V                             |
| Synchronous Rectifier Controller BLOCK    |                        |      |      |      |       |                                                             |
| GATE ON Threshold Voltage                 | Vgon                   | -180 | -120 | -60  | mV    | V <sub>Dx</sub> =+300 mV→-600 mV                            |
| GATE OFF Threshold Voltage                | Vgoff                  | -10  | -6   | -1   | mV    | V <sub>Dx</sub> =-600 mV→+300 mV<br>R <sub>TH</sub> =200 kΩ |
| Standby State Automatic Detection BLO     | СК                     |      |      |      |       |                                                             |
| Standby State Detection Time              | tsтв                   | 100  | 200  | 300  | μs    | D1, D2 Stop Pulse                                           |
| Number of Waiting State Release<br>Pulses | Раст                   | -    | 4096 | -    | Pulse | D1, D2 total Pulse Number                                   |
| DRAIN Monitor BLOCK                       |                        |      |      |      |       |                                                             |
| D1, D2 Pin Sink Current                   | Id_sink                | 120  | 270  | 450  | μA    | V <sub>Dx</sub> =120 V                                      |
| D1, D2 Pin Source Current                 | lo_so                  | -8   | -5   | -1   | μA    | V <sub>Dx</sub> =-0.6 V→-0.05 V                             |
| Driver BLOCK                              |                        |      |      |      |       |                                                             |
| REG Pin Output Voltage                    | VREG                   | 11   | 12   | 13   | V     | Switching Stop State                                        |
| REG Pin Maximum Output Current            | IMAX_REG               | 20   | -    | -    | mA    | V <sub>CC</sub> =20 V, V <sub>REG</sub> =0 V                |
| High Side FET ON Resistance               | RHONR                  | 0.7  | 1.5  | 3.0  | Ω     | Iouт= -10 mA                                                |
| Low Side FET ON Resistance                | RLONR                  | 0.5  | 0.9  | 1.6  | Ω     | I <sub>OUT</sub> = +10 mA                                   |
| G1, G2 Pin Turn On Delay Time             | tDELAY_ON              | -    | 90   | -    | ns    | V <sub>Dx</sub> =5 V→-0.3 V                                 |
| G1, G2 Pin Turn Off Delay Time            | t <sub>DELAY_OFF</sub> | -    | 100  | -    | ns    | V <sub>Dx</sub> =-0.3 V→5 V                                 |

(Gx, Dx, Sx means x = 1 or 2)

## **Electrical Characteristics – continued**

(Unless otherwise specified V<sub>CC</sub>=20 V, V<sub>SH\_IN</sub>=0.6 V, Ta=25 °C)

| Parameter                                  | Symbol                       | Min   | Тур  | Max   | Unit  | Conditions                                             |
|--------------------------------------------|------------------------------|-------|------|-------|-------|--------------------------------------------------------|
| COMP BLOCK                                 |                              |       |      |       |       |                                                        |
| Reference Voltage                          | VSH_REF                      | 0.792 | 0.8  | 0.808 | V     |                                                        |
| Reference Voltage Temperature<br>Change    | VSHTEMP                      | -     | -8   | -     | mV    | Ta=25 °C→105 °C                                        |
| Reference Input Current                    | Ish_in                       | -0.2  | 0    | +0.2  | μA    | V <sub>SH_IN</sub> =2 V                                |
| SH_OUT Pin Current at SH_IN=L              | I <sub>SH_OUT</sub>          | 5     | 10   | 20    | μA    | V <sub>SH_OUT</sub> =20 V, V <sub>SH_IN</sub> =0 V     |
| SH_OUT Sink Current                        | Ish_sink                     | 10    | -    | -     | mA    | Vsh_in=0.85 V, Vsh_out=5.0 V                           |
| Abnormality Detection BLOCK                |                              |       |      |       |       |                                                        |
| Overvoltage Detection Voltage              | Vovp_th1                     | 20.58 | 21.0 | 21.42 | V     | R <sub>OVP</sub> =820 kΩ<br>V <sub>CC</sub> Sweep Up   |
| Overvoltage Release Voltage                | Vovp_th2                     | 9     | 10   | 11    | V     | R <sub>OVP</sub> =820 kΩ<br>V <sub>CC</sub> Sweep Down |
| G Pin OPEN Detection Voltage               | Vgop_th                      | -405  | -325 | -245  | mV    | V <sub>Dx</sub> =0 mV→-500 mV                          |
| G Pin OPEN Detection Timing                | t <sub>GOP</sub>             | 2     | 2.5  | 3.5   | μs    |                                                        |
| G Pin OPEN Count Complete Pulse<br>Number  | P <sub>GOP</sub>             | -     | 2048 | -     | Pulse | D1 and D2 Pin<br>Number of Pulses                      |
| D Pin OPEN Detection Voltage               | Vdop_th                      | 1.7   | 2.0  | 2.3   | V     | V <sub>Dx</sub> =3 V→1 V                               |
| D Pin OPEN Count Complete Pulse<br>Number  | PDOP                         | -     | 128  | -     | Pulse | Dx Pin Connected<br>Number of Pulses.                  |
| S Pin OPEN Detection Voltage               | $V_{\text{SOP}_{\text{TH}}}$ | 200   | 300  | 400   | mV    | V <sub>Sx</sub> =0 mV→500 mV                           |
| SH_OUT Sink Current at Abnormality<br>Mode | ISH_OUT_PRO                  | 1.2   | 2.5  | 4.2   | mA    | Vsh_out=5 V, Vsh_in=0.6 V                              |
| REG Pin Discharge Resistance               | Rreg_dis                     | 1.2   | 2.2  | 3.2   | kΩ    | V <sub>REG</sub> =1 mA                                 |

(Gx, Dx, Sx means x = 1 or 2)

## **Typical Performance Curves**

(Reference Data)



Figure 1. Switching Stopped Circuit Current vs Power Supply Voltage



Figure 2. Standby Circuit Current vs Power Supply Voltage



Figure 3. SH\_OUT Pin Current at SH\_IN=L vs SH\_OUT Voltage (VCC=SHOUT, V<sub>SH\_IN</sub>=0 V)



Figure 4. REG Pin Output Voltage vs Power Supply Voltage (V\_{SH\_IN}=0 V)

## **Typical Performance Curves – continued**

(Reference Data)



(Vcc=20 V)

(Vcc=20 V)

# **Timing Chart**

The startup sequence is shown below.



- Primary side controller starts, pulses input to pins D1, D2 secondary side.
- (2) VCC(=VOUT)Voltage is boosted.
- (3) When VCC reaches 4.5 V, VCC\_UVLO is released and SS pin capacitor starts charging.
- (4) After VCC\_UVLO is released, Startup REG outputs by inputting four pulses to D1 and D2.
- (5) When SS reaches 0.5 V, if SH\_IN≥0.4 V, SR control, Gate Open detection and Drain Open detection functions start.
- Primary side controller starts, pulses input to pins D1, D2 secondary side.
- (2) VCC(=VOUT)Voltage is boosted
- (3) When VCC reaches 4.5 V, VCC\_UVLO is released and SS pin capacitor starts charging.
- (4) After VCC\_UVLO is released, Startup REG outputs by inputting four pulses to D1 and D2.
- (5) When SS reaches 0.5 V, if SH\_IN<0.4 V, SS pin capacitor discharges.
- (6) When SH\_IN reaches 0.4 V, SS pin capacitor starts charging again.
- (7) After reaching SS≥0.5 V, SR control, Gate Open detection and Drain Open detection functions start.

# **Application Examples**

## **1. Abnormality Detection Function**

In secondary side synchronous rectification, if the connection between the IC and the FET becomes OPEN due to mounting failure or similar conditions wherein the FET cannot be driven, and even if the FET cannot be operated through switching, the FET can still be rectified by its body diode and output. However, when a heavy load is applied, the power loss increases in the body diode, causing abnormal heat generation. In order to prevent this abnormal heat generation, the safety of the circuit can be secured by the FET abnormality detection function built-in this IC.

(Body diode rectification operation is a failure mode which is difficult to detect because both voltage and current are output normally)

In addition, OVP comparators and multipurpose comparators are also built-in, so it is possible to detect abnormality on the secondary side.

List of Abnormality Detection Function and Purpose

| No. | Abnormality Detection<br>Function Name | Detection State                                                         | Abnormal Operation                                        | Detection Purpose                                       |
|-----|----------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|
| 1   | G Pin OPEN<br>Detection                | Either G1 or G2 in is disconnected from secondary side SR FET           | FET body diode rectification due to stoppage of FET drive | Prevent abnormal heat<br>generation of rectifier<br>FET |
| 2   | D Pin OPEN<br>Detection                | Either of D1 or D2 pin is<br>disconnected from secondary<br>side SR FET | FET body diode rectification due to stoppage of FET drive | Prevent abnormal heat<br>generation of rectifier<br>FET |
| 3   | S Pin OPEN<br>Detection                | Either S1 or S2 pin is<br>disconnected from secondary<br>side SR FET    | Reverse FET current due to off threshold fluctuation      | FET destruction protection                              |
| 4   | OVP Detection                          | Overvoltage                                                             | Abnormal boost up                                         | Breakdown voltage<br>failure protection                 |
| 5   | COMP Detection                         | multi-purpose                                                           | -                                                         | -                                                       |

Detection method and return method of each abnormality detection function

| No | Abnormality<br>Detection<br>Function<br>Name | Detection Condition                             | Mask Condition of<br>Abnormality<br>Detection               | Action of after Confirming<br>Abnormality Detection                         | Reset Condition                                      |
|----|----------------------------------------------|-------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------|
| 1  | G Pin OPEN<br>Detection                      | *2.5 µs after Gx=ON<br>*Dx voltage<br><-0.325 V | *SS<0.5 V<br>*Total D1+D2 =2048<br>pulse continuously       | *2.5 mA sink from SH_OUT                                                    | VCC_UVLO detection                                   |
| 2  | D Pin OPEN<br>Detection                      | Dx<2.0 V                                        | *SS<0.5 V<br>*Continuous<br>detection while<br>Dx=128 pulse | *2.5 mA sink from SH_OUT<br>*Driver stop<br>*SS discharge<br>*REG discharge | VCC_UVLO detection                                   |
| 3  | S Pin OPEN<br>Detection                      | Sx>0.3 V                                        | Continuous for 9 µs                                         | *2.5 mA sink from SH_OUT<br>*Driver stop<br>*SS discharge<br>*REG discharge | VCC_UVLO detection                                   |
| 4  | OVP<br>Detection                             | Over OVP detection setting voltage              | Continuous for 25 µs                                        | *2.5 mA sink from SH_OUT<br>*SS, REG discharge and<br>SR stop               | Reach OVP cancel<br>voltage or VCC UVLO<br>detection |
| 5  | COMP<br>Detection                            | SH_IN>0.8 V                                     | -                                                           | *Sink current from SH_OUT                                                   | Restore                                              |

(Gx, Dx, Sx means x = 1 or 2)

## Abnormality Detection Function – continued

(1) Detection method of G1, G2 OPEN

When one of the G1 and G2 pins of the IC becomes OPEN or when the parts connected to the FET are disconnected, and even if the FET cannot be operated through switching, the FET will still be able to output normally through Body diode rectification operation. However, when heavy load is applied, the power loss at body diode increases and may cause abnormal heat generation. This condition can be detected through the G pin OPEN detection function.

Below is a block diagram with an example for G pin OPEN detection operation.



Example of abnormality detection operation

Circuit configuration: A circuit that causes the PC2 to latch and stop on the primary side after detection of abnormality. Abnormal condition: G1 is OPEN.

- A: G1=OPEN
- B: The FET is always turned OFF and its body diode performs rectification. When I\_FET1 flows, the voltage between the Drain and Source of the FET becomes Vf.
- C: D1 voltage is monitored after 2.5 µs from the time G1 turns ON. Detected G1 OPEN state at less than -0.325 V.
- D: G1 OPEN detection confirmed when 2048 pulses are continuously detected.
   (Count resets when D1 voltage becomes -0.325 V or more even at 1 pulse)
- E: Sinks the current from SH\_OUT and stops the primary side via the photo coupler (PC2). (In case of G pin OPEN detection, synchronous rectification operation is not stopped)



## Abnormality Detection Function – continued

(2) Detection method of D1, D2 OPEN

Likewise, if one of the D1 and D2 pins of the IC becomes OPEN or when the parts connected to the FET are disconnected, the FET cannot be operated through switching, causing abnormal heat generation. But this IC is able to detect such abnormalities through its D pin OPEN detection function. Below is a block diagram with an example for D pin OPEN detection operation.

Below is a block diagram with an example for D pin OPEN detection operation. Primary Side LLC Controller I\_FET2 PC' FET PC1: PC2 FeedBack Latch Protection PC2 ძ (A) 120V Clamper 120V UVLO UVLO š Ē ₹ SELECTOR Η ۵ (C) DRAIN OPEN ኪ UNTE (B) 1 SELECTOR NLO CH2 DRAIN OPEN\_DETECT COMP ᡟ SR CONTROLLER

Example of abnormality detection operation

Circuit configuration: A circuit that causes the PC2 to latch and stop on the primary side after detection of abnormality. Abnormal condition: D1 is OPEN.

- A: No signal input when D1 = OPEN.
- B: D1<2.0 V, chip detects D1 OPEN and starts counting.
- C: D1 OPEN detection is confirmed when D1<2.0 V continuously when the input pulse count at D2 reaches 128. (Count resets when D1 becomes 2.0 V or more even at 1 pulse)
- D: Sinks the current from SH\_OUT and stops the primary side via the photo coupler (PC2).
  Synchronous rectification drive is stopped, discharging the REG and SS pin capacitor.



(D)

## **Regarding Abnormality Detection Function – continued**

(3) Detection method of S1, S2 OPEN

When either S1 or S2 pin becomes OPEN, the S pin voltage rises by +Vf due to the circuit current. Therefore, since the reference voltage of RESET COMP is also +Vf, it is not able to turn OFF the FET, which may lead to breakdown due to FET reverse current. With this IC, S pin OPEN detection function prevents this FET from being destroyed, ensuring safety of the circuit.

Below is a block diagram with an example for S pin OPEN detection operation.



## Regarding Abnormality Detection Function – continued

#### (4) Detection method of overvoltage (OVP)

It is possible to detect when overvoltage has occurred due to abnormal feedback operation. The accuracy is within 2 %, with high precision, and the mask period is set to 25 µs. Overvoltage detection can be set only by adjusting the upper resistance since the lower resistor is built-in.

Below is a block diagram with an example of OVP detection operation.



Example of abnormality detection operation

Circuit configuration: A circuit that causes the PC2 to latch and stop on the primary side after detection of abnormality. Abnormal state: When abnormally boosted.

- A: The lower resistor of the shunt regulator shorts to GND.
- B: The output voltage abnormally boosts.
- C: The OVP detection voltage is reached.
- D: OVP state is confirmed if abnormality persists for 25 µs.
- E: Stops the primary side by current sink from SH\_OUT, and discharges REG and SS pin capacitors.
- F: SR Driver is stopped when SS voltage reach SS≤0.45 V.

OVP detection has hysteresis, and it is canceled with 1/2 of the OVP detection voltage. However, if VCC\_UVLO is detected first, VCC\_UVLO takes precedence and OVP detection is canceled. OVP detection is controlled independently of the slow start function.



## Regarding Abnormality Detection Function – continued

(5) Multipurpose COMP detection method

The multipurpose comparator can use the SH\_IN pin as an input pin. In the example below, it forms a circuit that detects temperature abnormality of a set using a positive characteristic thermistor. Below is a block diagram with an example of detection operation by COMP.



Example of abnormality detection operation

Circuit configuration: A positive characteristic thermistor is used as a heat detecting element. An example of a circuit is also shown for latching stop on the primary side by PC2 after detection of abnormality. Abnormal condition: Abnormal heat generation.

A: The temperature rises and the positive characteristic thermistor resistance value rises. The SH\_IN voltage rises.

B: The SH\_IN pin voltage reaches 0.8 V or more.

C: Comparator output drives the photo coupler (PC2) and stops the primary side.

The detection precision of COMP is as high as 1 %, there is no mask period and no hysteresis. Since the SH\_IN pin is also used as ENABLE, input setting should be made so that SH\_IN≥0.48 V during normal operation. And COMP is controlled independently of the slow start function.

## 2.Setting After Abnormality Detection

Depending on the application, operation after abnormality detection can be in any of the following: latch protection, auto restart protection, judgment only signal output, or unused.

These application circuits and operation methods will be explained in the following sections.

(1) Example of latch protection application

If there is a latch stop protection function on the primary side, the circuit sends a signal to the primary side via the photo coupler and stops the primary side.

Below is a latch protection application circuit and a sequence example.



G2 Example of OPEN protection operation sequence

- A: G2 is OPEN.
- B: Count for G2 OPEN detection state.
- C: Count of 2048 pulses completes.
- D: Constant current sink from SH\_OUT.
- E: VOUT drops with primary side latch stop by PC2.
- F: SH\_IN≤0.35 V, discharge SS and REG.
- G:  $VCC_UVLO$  is detected at  $VCC \le 4.3$  V and secondary side stops.



## Setting After Abnormality Detection - continued

#### (2) Auto restart application example

In this method, function does not stop completely after abnormality detection. In the detection period, the output toggles between ON and OFF, and if the state returns to normal, the circuit resumes normal operation after detection of UVLO. Below are examples of application circuits and sequence examples for auto restart protection. (Below is an example of use of the primary side control IC which completely stops when current is forcibly passed to the feedback photo coupler PC1)



Example of auto restart application circuit when COMP is used as shunt regulator.

#### Example for G2 OPEN protection operation sequence

- A: G2 is OPEN.
- B: Count for G2 OPEN detection state starts.
- C: Count of 2048 pulses completes.
- D: Constant current sink from SH\_OUT.
- E: PC1 stops primary side and VOUT drops.
- F: VCC holds voltage by Diode and capacitor and secures stop time (heat dissipation time).
- G: SH\_IN≤0.35 V, discharge SS and REG.
- H: VCC≤VCC\_UVLO is detected at 4.3 V. SH\_OUT Sink current stops, primary side restarts.
- I: VCC≥4.5 V, Releases VCC\_UVLO and starts SS charging.
- J: SS reaches 0.5 V, synchronous rectification, G, D pin open detection function, operation starts. Return to B.



## Setting After Abnormality Detection – continued

(3) Application example using only judgment signal

Shown below is an example of application to output a FAIL signal to be used in making a High or Low judgment for shipment inspection, etc.



(4) Example of application not using the abnormality detection signal



When the abnormality detection signal is not used:

\* OPEN the SH\_OUT pin

\* Open the OVP pin

\* For the SH\_IN pin, input a voltage between 0.48 V (Max) and 0.792 V (Min) by a resistor divider on the VOUT or REG pin.

. By doing this, FAIL output of G pin OPEN detection, OVP detection, COMP detection is disabled.

However, when the D pin OPEN and the S pin OPEN are detected, the secondary side synchronous rectification operation is stopped.

## **Selection of External Components**

### 1. SS Pin Setting

Set the operation start time of the G pin OPEN detection, D pin OPEN detection, and secondary side synchronous rectification at the startup time by the capacitance value connected to the SS pin. When the SH\_IN pin voltage reaches VCC≥4.5 V, charging starts with a constant current of 50  $\mu$ A to the SS pin capacitor. When the SS pin voltage V<sub>SS</sub>≥0.5 V is reached, secondary side synchronous rectification operation and G, D pin OPEN detection function start operating.



The formula for setting SS time  $t_{\mbox{\scriptsize SS}}$  and capacitance  $C_{\mbox{\scriptsize SS}}$  is

$$C_{SS} = 50 \times 10^{-6} (A) \times \frac{t_{SS}(s)}{0.5(V)}$$
 [F]

As an example, the capacitance value for canceling slow start after 5 ms:

$$C_{SS} = 50 \times 10^{-6} (A) \times \frac{5 \times 10^{-3} (s)}{0.5(V)} = 0.5 \ [\mu F]$$

In addition, it is also effective to connect a pull-down resistor to make the slow start time longer. The slow start time for this is expressed by the following formula.

$$C_{SS} = -\frac{t_{SS}(s)}{R_{SS}(\Omega) \times ln\left(1 - \frac{V_{SS}(V)}{R_{SS}(\Omega) \times I_{SS}(A)}\right)} \text{ [F]}$$

Calculation example The Css capacitance for tss=140 ms, Rss=20 k $\Omega$ , Vss=0.5 V, Iss=50  $\mu$ A is:

$$C_{ss} = -\frac{0.14(s)}{20 \times 10^{3} (\Omega) \times ln \left(1 - \frac{0.5(V)}{20 \times 10^{3} (\Omega) \times 50 \times 10^{-6}(A)}\right)} \cong 10 \ [\mu F]$$

However, please set the resistance value of  $R_{SS}$  so as to exceed the slow start completion voltage  $V_{SS}$  taking to account tolerances of values.



## Application Part Selection Method – continued

#### 2. OVP Pin Setting

Since the lower resistor (20 k $\Omega$ ) is built-in the OVP pin, it is possible to set the detection voltage by adjusting the resistance between the detection node and OVP pin. After OVP detection, current sinks from SH\_OUT.



OVP detection theoretical voltage formula

$$R_{OVP} = \frac{V_{OVP\_TH1}(V)}{0.5(V)} \times 20(k\Omega) - 20(k\Omega) \text{ [k}\Omega\text{]}$$

Calculation example

The set resistance value  $R_{OVP}$  when  $V_{OVP_TH1} = 20$  V is

$$R_{OVP} = \frac{20(V)}{0.5(V)} \times 20(k\Omega) - 20(k\Omega) = 780 \ [k\Omega]$$

#### 3. TH Pin Setting

By adjusting the resistance at the TH pin, the OFF threshold voltage of secondary side synchronous rectification can be changed.



Be careful that OFF threshold accuracy changes depending on the resistor value

The relationship between the GATE OFF threshold voltage V<sub>GOFF</sub> and the adjustment resistor R<sub>TH</sub> is as follows.

$$V_{GOFF} = 12(mV) - \frac{45 \times R_{TH}(k\Omega)}{(300(k\Omega) + R_{TH}(k\Omega))}$$
 [mV]

Calculation example

The set GATE OFF Threshold value  $V_{\text{GOFF}}$  when  $R_{\text{TH}}$  = 200  $k\Omega$  is

$$V_{GOFF} = 12(mV) - \frac{45 \times 200 k\Omega}{(300(k\Omega) + 200(k\Omega))} = -6 \,[\text{mV}]$$

## Application Part Selection Method – continued

## 4. SH\_IN Pin Setting

The SH\_IN pin is the input pin of the multipurpose comparator with 0.8 V reference and SH\_OUT as the output. Typical uses are:

A. Overvoltage detection (double detection together with the OVP pin);

- B. Circuit overheat detection; and
- C. Shunt Regulator

However, since the SH\_IN pin is also used as the ENABLE function, it is necessary to input a voltage to the SH\_IN pin greater than or equal to 0.48 V (Max) during normal operation.

(1) For overvoltage detection

Normally, the OVP pin is used for overvoltage detection, but double detection can be made by using multipurpose COMP for additional safety improvement.



The method on how to set values is shown below. The setting of the resistance dividers  $R_{UP}$  and  $R_{DOWN}$  when the output voltage is  $V_{OUT}$  and the overvoltage output to be detected is  $V_{SH_OVP}$  are as follows.

$$R_{UP} = R_{DOWN}(k\Omega) \times \frac{\left(V_{SH_OVP}(V) - V_{SH_REF}(V)\right)}{V_{SH_REF}(V)} \ [k\Omega]$$

However, during normal operation, the SH\_IN pin voltage V<sub>SH\_IN</sub> must satisfy the following conditions.

$$V_{SH_{IN}} = 0.48V \le V_{OUT}(V) \times \frac{R_{DOWN}(k\Omega)}{\left(R_{UP}(k\Omega) + R_{DOWN}(k\Omega)\right)}$$
[V]

Calculation example

When setting V<sub>OUT</sub>=24 V for normal operation and V<sub>SH\_OVP</sub>=28.8 V for OVP detection voltage, the R<sub>UP</sub> resistance value when R<sub>DOWN</sub>=12 k $\Omega$  is:

$$R_{UP} = 12(k\Omega) \times \frac{(28.8(V) - 0.8(V))}{0.8(V)} = 420 \ [k\Omega]$$

Also, the SH\_IN pin voltage during stable operation is

$$V_{SH_{IN}} = 24(V) \times \frac{12(k\Omega)}{(420(k\Omega)+12(k\Omega))} = 0.667V \ge 0.48$$
 [V]

The above values meet the condition for operation.

## SH\_IN Pin Setting – continued

(2) For overheating detection

By using a positive characteristic thermistor for resistance division at the SH\_IN pin, circuit overheat detection is possible. The characteristics of the positive temperature coefficient thermistor are almost constant resistance value at around room temperature. But when a certain temperature (Curie point) is exceeded, the resistance value increases sharply. It is possible to detect the temperature by using this characteristic.



If the output voltage during normal operation is  $V_{OUT}$ , the positive characteristic thermistor resistance value of the temperature to be detected is  $R_{POS1}$ , and the lower resistance value of the resistor divider is  $R_{DOWN}$ , the upper resistance value  $R_{UP}$  is set as shown below.

$$R_{UP} = V_{OUT}(V) \times \frac{\left(R_{DOWN}(k\Omega) + R_{POS1}(k\Omega)\right)}{V_{SH\_REF}(V)} - \left(R_{DOWN}(k\Omega) + R_{POS1}(k\Omega)\right) [k\Omega]$$

However, the following condition must be satisfied for the positive characteristic thermistor resistance value  $R_{POS2}$  at the normal temperature and the SH\_IN pin voltage  $V_{SH_IN}$ .

$$V_{SH_{IN}} = 0.48(V) \le V_{OUT}(V) \times \frac{R_{DOWN}(k\Omega) + R_{POS2}(k\Omega)}{\left(R_{UP}(k\Omega) + R_{DOWN}(k\Omega) + R_{POS2}(k\Omega)\right)} \quad [V]$$

Calculation example

For example, using Murata PRF15BB102RB6RC <sup>(Note 7)</sup> as a positive characteristic thermistor: (Note 7) Please refer to the data sheet published by Murata Co. for product information.

When setting the positive characteristic thermistor temperature to detect at 115 °C, During normal operation  $V_{OUT}$ =24 V,

The positive characteristic thermistor resistance value at the detection temperature of 115 °C is  $R_{POS1}$ =10 k $\Omega$ The R<sub>UP</sub> resistance value when R<sub>DOWN</sub>=22 k $\Omega$  is

$$R_{UP} = 24(V) \times \frac{(22(k\Omega) + 10(k\Omega))}{0.8(V)} - (22(k\Omega) + 10(k\Omega)) = 928 \text{ [k}\Omega\text{]}$$

Also, the positive characteristic thermistor resistance value at 25 °C is RPOS2=0.5 kQ (Min) in consideration of tolerances,

$$V_{SH_{IN}} = 0.48(V) \le 24(V) \times \frac{22(k\Omega) + 0.5(k\Omega)}{(928(k\Omega) + 22(k\Omega) + 0.5(k\Omega))} = 0.568 \, \text{[V]}$$

This meets the condition.

## SH\_IN Pin Setting – continued

## (3) As a shunt regulator

Connecting a feedback resistor to the SH\_IN pin makes it usable as a shunt regulator. Since the current consumption from SH\_OUT is as small as 10  $\mu$ A, it is possible to reduce standby power consumption at no load.



In normal operation, the output voltage is Vout, the feedback resistance divides Rup, RDOWN values are as follows.

$$R_{UP} = R_{DOWN}(k\Omega) \times \frac{\left(V_{OUT}(V) - V_{SH\_REF}(V)\right)}{V_{SH\_REF}(V)} \ [k\Omega]$$

Calculation example

The Rup resistance value when Vout=24 V in normal operation and the lower side resistance RDOWN is 80 kΩ,

$$R_{UP} = 80(k\Omega) \times \frac{(24(V) - 0.8(V))}{0.8(V)} = 2320 \ [k\Omega]$$

However, it is necessary to reset the phase compensation of R<sub>FB1</sub>, R<sub>FB2</sub>, C<sub>FB1</sub>, and C<sub>FB2</sub>. Therefore, it is recommended to check with FRA or other instruments, to ensure that the oscillation margin is enough after setting.

## Application Part Selection Method – continued

#### 5. The SS pin discharge function by SH\_IN voltage

When the SH\_IN pin is set to 0.4 V or less, the SS pin capacitor is discharged. With this function, synchronous rectification and G, D pin OPEN protection can be stopped arbitrarily by an external signal. However, this function cannot be used as a reset after error detection.



Also, at startup, a large amount of rush current flows and operation may become unstable. Therefore, after set voltage had been reached (SH\_IN voltage>0.4 V), SR control and G, D pin OPEN detection starts operation.



If SS≥0.5 V, when SH\_IN≥0.4 V, it is judged that the set output has been reached and the SS pin capacitor continues charging.

But if SS≥0.5 V, when SH\_IN<0.4 V, it is judged that the set voltage has not been reached and the SS pin capacitor is discharged. And when the voltage reaches SH\_IN≥0.4 V, charging of the SS pin capacitor restarts.

## I/O Equivalence Circuits



## Layout Notes



- (1) The VCC line may malfunction under the influence of switching noise. Therefore, it is recommended to connect the noise suppression capacitor C<sub>VCC</sub> (2.2 μF or more including temperature characteristics, DC bias characteristics, and tolerances) and resistor R<sub>VCC</sub> (100 Ω or more) between near by the VCC pin and the AGND pin. At this time, the supply voltage drops due to the R<sub>VCC</sub> resistance, but please set the resistance value so that the FET Driver voltage can be sufficiently secured.
- (2) The SH\_IN pin is a high-impedance line. Layout its wiring as short as possible and make sure it does not run parallel to a switching line.
- (3) The TH pin is OFF threshold setting pin. When the OFF timing is affected by switching, it is recommended to connect resistor R<sub>TH</sub> to the TH Pin and AGND as near to the TH pin as possible.
- (4) The SS pin is the slow start time setting pin. It is recommended that the capacitor C<sub>SS</sub> is connected as closest to the AGND line as possible.
- (5) Since the synchronous rectification controller IC needs to accurately monitor the V<sub>DS</sub> generated in the FET, ensure to connect the D1 and D2 pins of the IC to the Drain of the FET and the S1 and S2 pins to the Source of the FET independently.

It is recommended to set the DRAIN monitoring point of the FET considering the influence of the parasitic inductor due to the substrate wiring of the current path.

- (6) It is recommended that the GND of the different parts connected to the IC is connected to the output GND through independent wiring.
- (7) Because the Drain wiring is a switching line, it should be wired as short as possible and be wire thinly.
- (8) Since the D1 and D2 pins detect a very small voltage, it may toggle between ON and OFF depending on the surge voltage.

Therefore, it is recommended to connect a filter circuit as a measure to absorb surge.

Value setting reference example<sup>(Note 8)</sup>:

Schottky barrier diode D1 D2: RB751G-40 (ROHM)

FET turn off filter resistance R<sub>DRAIN1</sub> R<sub>DRAIN2</sub>: 0.3 k to 2 kΩ

Drain pin current limit resistor R<sub>DRAIN3</sub> R<sub>DRAIN4</sub>: 150 Ω

(Note 8) Constants are reference values and not guaranteed values. Please verify on the actual application and set optimum values for the constants.

## **Operational Notes**

## 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

## 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

## 3. Ground Voltage

Except for pins the output and the input of which were designed to go below ground, ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

## 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

## 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

## 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

## 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

## 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

## 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

## **Operational Notes – continued**

## 10. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 9. Example of monolithic IC structure

## 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others .

## 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

## 13. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

# **Ordering Information**



## **Marking Diagram**



#### **Physical Dimension and Packing Information** SOP14 Package Name $8.\ 7\ \pm 0.\ 2$ (Max 9.05 (include.BURR)) 8 14 3 2 $2\pm 0$ . $4\pm0$ . 6. 4. 3 M I N 0. 1 $0.\ 1\ 5\pm0.\ 1$ - $5\pm 0$ . (UNIT: mm) PKG: SOP14 1. Drawing No.: EX113-5001 11 0. 1. 27 $0. \ 4\pm0. \ 1$ $\bigcirc 0.1$ <Tape and Reel information> Таре Embossed carrier tape Quantity 2500pcs E2 Direction The direction is the 1pin of product is at the upper left when you hold of feed reel on the left hand and you pull out the tape on the right hand Ο Ο Ο Ο 0 0 Ο 0 0 0 Ο Ο E2 TR E2 TR E2 TR E2 TR E2 TR E2 TR ΤL E1 ΤL E1 E1 ΤL E1 ΤL E1 ΤL E1 ΤL Direction of feed Pocket Quadrants Reel

## **Revision History**

| Date        | Rev. | Changes                                        |
|-------------|------|------------------------------------------------|
| 22.Aug.2018 | 001  | New Release                                    |
| 28.Dec.2020 | 002  | Updated packages and part numbers. P33-2,P33-3 |

# **Ordering Information**



# **Marking Diagram**







# Notice

## Precaution on using ROHM Products

1. Our Products are designed and manufactured for application in ordinary electronic equipment (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (<sup>Note 1)</sup>, transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| ,      | 1 1     |            |        |
|--------|---------|------------|--------|
| JAPAN  | USA     | EU         | CHINA  |
| CLASSⅢ |         | CLASS II b |        |
| CLASSⅣ | CLASSII | CLASSⅢ     | CLASSI |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

## Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## Precautions Regarding Application Examples and External Circuits

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

## **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

## **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.