



# N-Channel 40-V (D-S) MOSFET

| PRODUCT SUMMARY     |                                  |                    |  |  |
|---------------------|----------------------------------|--------------------|--|--|
| V <sub>DS</sub> (V) | $r_{DS(on)}\left(\Omega\right)$  | I <sub>D</sub> (A) |  |  |
| 40                  | 0.009 at V <sub>GS</sub> = 10 V  | 17                 |  |  |
|                     | 0.012 at V <sub>GS</sub> = 4.5 V | 15                 |  |  |

#### **FEATURES**

- TrenchFET<sup>®</sup> Power MOSFETS
- New Low Thermal Resistance PowerPAK® Package with Low 1.07-mm Profile



- PWM Optimized for Fast Switching
- 100 % R<sub>a</sub> Tested

#### PowerPAK SO-8



Ordering Information: Si7848DP-T1

Si7848DP-T1—E3 (Lead (Pb)-free)

#### **APPLICATIONS**

- DC/DC Converters
  - Synchronous Buck
  - Synchronous Rectifier



N-Channel MOSFET

| ABSOLUTE MAXIMUM RATINGS $T_A$                                  | = 25 °C, unles         | ss otherwise r                    | oted        |              |      |  |
|-----------------------------------------------------------------|------------------------|-----------------------------------|-------------|--------------|------|--|
| Parameter                                                       |                        | Symbol                            | 10 secs     | Steady State | Unit |  |
| Drain-Source Voltage                                            |                        | V <sub>DS</sub>                   | 40          |              | V    |  |
| Gate-Source Voltage                                             |                        | $V_{GS}$                          | ± 20        |              | V    |  |
| Continuous Drain Current /T 150 °C\a                            | T <sub>A</sub> = 25 °C | I <sub>D</sub>                    | 17          | 10.4         |      |  |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>a</sup> | T <sub>A</sub> = 70 °C |                                   | 13.7        | 8.3          | Α    |  |
| Pulsed Drain Current                                            |                        | I <sub>DM</sub>                   | 50          |              | A    |  |
| Avalanche Current                                               | L = 0.1 mH             | I <sub>AS</sub>                   | 30          |              |      |  |
| Continuous Source Current (Diode Conduction) <sup>a</sup>       |                        | I <sub>S</sub>                    | 4.5         | 1.67         |      |  |
| Mariana Barra Birahari                                          | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 5           | 1.83         | W    |  |
| Maximum Power Dissipation <sup>a</sup>                          | T <sub>A</sub> = 70 °C |                                   | 3.2         | 1.2          |      |  |
| Operating Junction and Storage Temperature Range                |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150 |              | °C   |  |
| Soldering Recommendations (Peak Temperature) <sup>b,c</sup>     |                        | -                                 | 260         |              | 30   |  |

| THERMAL RESISTANCE RATINGS               |              |                     |         |         |      |
|------------------------------------------|--------------|---------------------|---------|---------|------|
| Parameter                                |              | Symbol              | Typical | Maximum | Unit |
| Marrian una luncation to Ameleicati      | t ≤ 10 sec   | - R <sub>thJA</sub> | 20      | 25      | °C/W |
| Maximum Junction-to-Ambient <sup>a</sup> | Steady State |                     | 55      | 68      |      |
| Maximum Junction-to-Case (Drain)         | Steady State | R <sub>thJC</sub>   | 1.8     | 2.2     |      |

a. Surface Mounted on 1" x 1" FR4 Board.
b. See Solder Profile (http://www.vishay.com/ppg?73257). The PowerPAK SO-8 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.

c. Rework Conditions: manual soldering with a soldering iron is not recommended for leadless components.

<sup>\*</sup> Pb containing terminations are not RoHS compliant, exemptions may apply.

# Vishay Siliconix



| <b>SPECIFICATIONS</b> $T_J = 25$ °C, unless otherwise noted |                     |                                                                     |     |        |       |      |  |
|-------------------------------------------------------------|---------------------|---------------------------------------------------------------------|-----|--------|-------|------|--|
| Parameter                                                   | Symbol              | Test Condition                                                      | Min | Тур    | Max   | Unit |  |
| Static                                                      |                     |                                                                     |     |        | •     |      |  |
| Gate Threshold Voltage                                      | $V_{GS(th)}$        | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                | 1.0 |        | 3.0   | V    |  |
| Gate-Body Leakage                                           | I <sub>GSS</sub>    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                   |     |        | ± 100 | nA   |  |
| Zava Cata Valtana Duain Comunit                             |                     | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V                       |     |        | 1     |      |  |
| Zero Gate Voltage Drain Current                             | IDSS                | $V_{DS}$ = 40 V, $V_{GS}$ = 0 V, $T_{J}$ = 55 °C                    | 5   |        | μΑ    |      |  |
| On-State Drain Current <sup>a</sup>                         | I <sub>D(on)</sub>  | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                     | 50  |        |       | Α    |  |
|                                                             | _                   | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 14 A                       |     | 0.0075 | 0.009 | 0    |  |
| Drain-Source On-State Resistance <sup>a</sup>               | r <sub>DS(on)</sub> |                                                                     |     | 0.0095 | 0.012 | Ω    |  |
| Forward Transconductance <sup>a</sup>                       | g <sub>fs</sub>     | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 14 A                       |     | 50     |       | S    |  |
| Diode Forward Voltage <sup>a</sup>                          | $V_{SD}$            | $I_S = 2.8 \text{ A}, V_{GS} = 0 \text{ V}$                         |     | 0.75   | 1.1   | V    |  |
| Dynamic <sup>b</sup>                                        |                     |                                                                     | 1   | •      | •     |      |  |
| Total Gate Charge                                           | $Q_g$               |                                                                     |     | 18.5   | 28    |      |  |
| Gate-Source Charge                                          | Q <sub>gs</sub>     | $V_{DS} = 20 \text{ V}, V_{GS} = 5 \text{ V}, I_{D} = 14 \text{ A}$ |     | 6      |       | nC   |  |
| Gate-Drain Charge                                           | Q <sub>gd</sub>     |                                                                     |     | 7.5    |       | 1    |  |
| Gate Resistance                                             | $R_g$               |                                                                     | 0.1 | 0.8    | 1.1   | Ω    |  |
| Turn-On Delay Time                                          | t <sub>d(on)</sub>  |                                                                     |     | 15     | 30    |      |  |
| Rise Time                                                   | t <sub>r</sub>      | $V_{DD}$ = 20 V, $R_L$ = 20 $\Omega$                                |     | 10     | 20    |      |  |
| Turn-Off Delay Time                                         | t <sub>d(off)</sub> | $I_D\cong$ 1 A, $V_{GEN}$ = 10 V, $R_G$ = 6 $\Omega$                |     | 50     | 100   | ns   |  |
| Fall Time                                                   | t <sub>f</sub>      |                                                                     |     | 20     | 40    |      |  |
| Source-Drain Reverse Recovery Time                          | t <sub>rr</sub>     | $I_F = 2.8 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$    |     | 30     | 60    |      |  |

- Notes a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2 %. b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### TYPICAL CHARACTERISTICS 25 °C, unless noted











### TYPICAL CHARACTERISTICS 25 °C, unless noted



On-Resistance vs. Drain Current





Source-Drain Diode Forward Voltage



Capacitance





On-Resistance vs. Junction Temperature



On-Resistance vs. Gate-to-Source Voltage

- Source Current (A)

# Vishay Siliconix

# VISHAY.

## TYPICAL CHARACTERISTICS 25 °C, unless noted







Normalized Thermal Transient Impedance, Junction-to-Ambient



Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?71450">http://www.vishay.com/ppg?71450</a>.

# **Legal Disclaimer Notice**



Vishay

## **Notice**

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.

www.vishay.com Revision: 08-Apr-05