# TELEDYNE COMPONENTS TC7106/7106A TC7107/7107A ### 3-1/2 DIGIT A/D CONVERTER #### **FEATURES** - Internal Reference with Low Temperature Drift ......20 ppm/°C Typical 50 ppm/°C Maximum - Drives LCD (TC7106) or LED (TC7107) Display Directly - Guaranteed Zero Reading With Zero Input - Low Noise for Stable Display - Auto-Zero Cycle Eliminates Need for Zero Adjustment - True Polarity Indication for Precision Null Applications - Convenient 9 V Battery Operation (TC7106A) - High Impedance CMOS Differential Inputs .... 10<sup>12</sup>Ω - Differential Reference Inputs Simplify Ratiometric Measurements - Low Power Operation.....10 mW - Available in 60-Pin Plastic Flat Package TC7106A Typical Operating Circuit Figure 1 0.1 µF CREF 2-19 22-25 SEGMENT DRIVE ViN V.N POL 82 ANALOG 24 kΩ TC7107A VREF 1 29 35 100 mV VAEF VINT TO ANALOG 3 CONVERSIONS/SEC 100 pf 200 mV FULL SCALE 100 kΩ 4150 :: F22 Figure 2 TC7107A Typical Operating Circuit ## TC7106/7106A TC7107/7107A ## GENERAL DESCRIPTION The TC7106A and TC7107A 3-1/2 digit direct display drive analog-to-digital converters allow existing 7106/7107 based systems to be upgraded. Each device offers a precision internal voltage reference featuring a 20 ppm/°C maximum temperature drift coefficient. This represents a 4 to 7 times improvement over similar 3-1/2 digit converters. Existing 7106 and 7107 based systems may be upgraded without changing external passive component values. The need for a costly, space consuming external reference is removed. The TC7107A drives common anode light emitting diode (LED) displays directly with an 8 mA drive current per segment. A low cost, high resolution indicating meter requires only a display, four resistors, and four capacitors. The TC7106A low power drain and 9 V battery operation make it suitable for portable applications. The TC7106A/TC7107A reduces linearity error to less than 1 count. Rollover error—the difference in readings for equal magnitude but opposite polarity input signals—is below $\pm 1$ count. High impedance differential inputs offer 1 pA leakage current and a $10^{12}\Omega$ input impedance. The differential reference input allows ratiometric measurements for ohms or bridge transducer measurements. The 15 $\mu V_{P-P}$ noise performance guarantees a "rock solid" reading. The auto-zero cycle guarantees a zero display reading with a zero volt input. The TC7106A/TC7107A dual slope conversion technique automatically rejects interference signals if the converters integration time is set to a multiple of the interference signal period. This is especially useful in industrial measurement environments where 50, 60 and 400 Hz line frequency signals are present. The TC7106A/TC7107A are available in a small 60-pin flat package for compact designs. DIP devices are offered in an industrial temperature range. ## ORDERING INFORMATION | ORDERING INF | | Pin Layout | Temperature Range | Display Drive | |--------------|-----------------------------|--------------|-------------------|---------------| | Part No. | Package | | 0°C to +70°C | LCD | | TC7106CPL | 40-Pin Plastic DIP | Normal | 0°C to +70°C | LCO | | TC7106RCPL | 40-Pin Plastic DIP | Reverse | -25°C to +85°C | LCD | | TC7106IJL | 40-Pin CerDIP | Normal | 0°C to +70°C | LCC | | TC7106CBQ | 60-Pin Plastic Flat Package | Formed Leads | 0°C to +70°C | LCC | | TC7106CKW | 44-Pin Plastic Flat | Formed Leads | 0°C to +70°C | LCC | | TC7106CLW | 44-Pin PLCC | | 0°C to +70°C | LEC | | TC7107CPL | 40-Pin Plastic DIP | Normal | 0°C to +70°C | LEC | | TC7107RCPL | 40-Pin Plastic DIP | Reverse | -25°C to +85°C | LEC | | TC7107IJL | 40-Pin CerOIP | Normal | 0°C ta +70°C | LEI | | TC7107CBQ | 60-Pin Plastic Flat Package | Formed Leads | | LEG | | TC7107CKW | 44-Pin Plastic Flat | Formed Leads | 0°C to +70°C | LEC | | TC7107CLW | 44-Pin PLCC | | 0°C to +70°C | LCC | | TC7106ACPL | 40-Pin Plastic DIP | Normal | 0°C to +70°C | LC | | | 40-Pin Plastic DIP | Reverse | 0°C to +70°C | LC | | TC7106ARCPL | 40-Pin CerDIP | Normal | -25°C to +85°C | LCI | | TC7106AIJL | 60-Pin Plastic Flat Package | Formed Leads | 0°C to +70°C | LCI | | TC7106ACBQ | 44-Pin Plastic Flat | Formed Leads | 0°C to +70°C | | | TC7106ACKW | 44-Pin PLCC | <del></del> | 0°C to +70°C | LC | | TC7106ACLW | | Normal | 0°C to +70°C | LE | | TC7107ACPL | 40-Pin Plastic DIP | Reverse | 0°C to +70°C | LE | | TC7107ARCPL | 40-Pin Plastic DIP | Normal | -25°C to +85°C | LE | | TC7107AIJL | 40-Pin CerOIP | Formed Leads | 0°C to +70°C | LE | | TC7107ACBQ | 60-Pin Plastic Flat Package | Formed Leads | 0°C to +70°C | LE | | TC7107ACKW | 44-Pin Plastic Flat | | 0°C to +70°C | LE | | TC7107ACLW | 44-Pin PLCC | | | | #### PIN CONFIGURATIONS ### TC7106/7106A TC7107/7107A ## PIN CONFIGURATIONS (Cont.) #### **ABSOLUTE MAXIMUM RATINGS\*** | TC7106A | | |-------------------------------------------------------|----------------| | Supply Voltage (V+ to V-) | 15 V | | Analog Input Voltage (either input) (Not | e 1)V+ to V- | | Reference Input Voltage (either input) | V+ to V- | | Reference Input Voltage (either input)<br>Clock Input | Test to V+ | | Power Dissipation (Note 2) | | | CerDIP Package | 1000 mW | | Plastic Package | 800 mW | | Operating Temperature | | | "C" Devices | 0°C to +70°C | | "I" Devices | 25°C to +85°C | | Storage Temperature | 65°C to +150°C | | Lead Temperature (Soldering, 60 sec) | 300°C | #### TC7107A | Supply Voltage | | |-------------------------------------------|----------------| | V+ | +6 V | | V | 9 V | | Analog Input Voltage (either input) (Note | 1)V+ to V- | | Reference Input Voltage (either input) | V+ to V- | | Clock Input | GND to V+ | | Power Dissipation (Note 2) | | | CerDIP PAckage | 1000 mW | | Plastic Package | | | Operating Temperature | | | "C" Devices | 0°C to +70°C | | "I" Devices | 25°C to +85°C | | Storage Temperature | 65°C to +150°C | | Lead Temperature (Soldering, 60 sec) | 300°C | Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to Absolute Maximum Rating Conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** (Note 3) | | | TC811 | | | ļ | |-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|----------|--------|-------------------| | Characteristics | Conditions | Min | Тур | Max | Unit | | Zero Input Reading | V <sub>IN</sub> = 0.0 V<br>Full-Scale = 200.0 mV | -000.0 | ±000.0 | +000.0 | Digital<br>Readin | | Ratiometric Reading | V <sub>IN</sub> = V <sub>REF</sub><br>V <sub>REF</sub> = 100 mV | 999 | 999/1000 | 1000 | Digital<br>Readin | | Roll-Over Error (Difference in<br>Reading for Equal Positive and<br>Negative Reading Near Full-Scale) | $-V_{IN} = +V_{IN} \equiv 200 \text{ mV}$ | -1 | ±0.2 | +1 | Counts | | Linearity (Max. Deviation From<br>Best Straight Line Fit) | Fuil-Scale = 200 mV<br>or Fuil-Scale = 2.000 V | -1 | ±0.2 | +1 | Counts | | Common-Mode<br>Rejection Ratio (Note 4) | $V_{CM} = \pm 1 V$ , $V_{IN} = 0 V$ ,<br>Full Scale = 200.0 mV | - | 50 | _ | μ∨∕∨ | | Noise (Pk – Pk Value Not<br>Exceeded 95% of Time) | V <sub>IN</sub> = 0 V<br>Full-Scale = 200.0 mV | _ | 15 | | μV | | Leakage Current @ Input | V <sub>IN</sub> = 0 V | T | 1 | 10 | рΑ | | Zero Reading Drift | V <sub>IN</sub> = 0 V "C" Device = 0°C to 70°C V <sub>IN</sub> = 0 V | | 0.2 | 1 2 | μV/°C<br>μV/°C | | | "!" Device = -25°C to +85°C | <del>-</del> | 1.0 | 4 | μν/ C | | Scale Factor<br>Temperature Coefficient | V <sub>IN</sub> = 199.0 mV,<br>"C" Device = 0°C to 70°C<br>(Ext. Ref = 0 ppm°C) | _ | 1 | 5 | ppm/°C | | | V <sub>IN</sub> = 199.0 mV<br>"I" Device = -25°C to +85°C | | | 20 | ppm/°C | | Supply Current (Does Not Include LED Current For TC7107A) | V <sub>IN</sub> = 0 | _ | 0.8 | 1.8 | mA | | Analog Common Voltage<br>(With Respect to Pos. Supply) | 25kΩ Between Common and Pos. Supply | 2.7 | 3.05 | 3.35 | ٧ | | Temp. Coeff. of Analog Common (With Respect to Pos. Supply) | 25kΩ Between Common<br>and Pos. Supply<br>, 0°C ≤ T <sub>A</sub> ≤ 70°C<br>'"C," Industrial Temp. Range Devices | _ | 20 | 50 | pprrv°C | | Temp. Coeff. of<br>Analog Common<br>(With Respect<br>to Pos. Supply) | 25kΩ Between Common<br>and Pos. Supply<br>0°C ≤ T <sub>A</sub> ≤ 85°C<br>"1," Industrial Temp. Range Devices | _ | _ | 75 | ppm/°C | | TC7106A ONLY Pk – Pk<br>Segment Drive Voltage (Note 5) | V+ to V- = 9 V | 4 | 5 | 6 | ٧ | | TC7106A ONLY Pk – Pk Backplane Drive Voltage (Note 5) | V+ to V- = 9 V | 4 | 5 | . 6 | V | | TC7107A ONLY Segment Sinking Current (Except Pin 19) | V <sup>+</sup> = 5.0 V<br>Segment Voltage = 3 V | 5 | 8.0 | | mA | | TC7107A ONLY Segment Sinking Current (Pin 19) | V+ = 5.0 V<br>Segment Voltage = 3 V | 10 | 16 | · | mΑ | NOTES: 1. Input voltages may exceed the supply voltages provided the input current is limited to ±100 μA. Injust voltages may exceed the supply voltages provided the might be made a circuit board. Dissipation rating assumes device is mounted with all leads soldered to printed circuit board. Unless otherwise noted, specifications apply to both the TC7106A and TC7107A at TA = 25°. fcLock = 48 kHz. TC7106A is tested in the circuit of Figure 1. TC7107A is tested in the circuit of Figure 2. Refer to "Differential Input" discussion. Backplane drive is in phase with segment drive for "off" segment, 180° out of phase for "on" segment. Frequency is 20 times conversion. rate. Average DC component is less than 50 mV. ## TC7106/7106A TC7107/7107A ## PIN DESCRIPTION | 40-Pin DIP<br>Pin Number<br>(Normal) | (Reverse) | 60-Pin<br>Flat Package<br>Pin Number | Name | Description | |--------------------------------------|-----------|--------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | (40) | 13 | V+ | Positive supply voltage. | | 2 | (39) | 14 | O <sub>1</sub> | Activates the D section of the units display. | | 3 | (38) | 15 | C <sub>1</sub> | Activates the C section of the units display. | | 4 | (37) | 16 | 81 | Activates the 8 section of the units display. | | 5 | (36) | . 17 | A <sub>1</sub> | Activates the A section of the units display. | | 6 | (35) | . 18 | F <sub>1</sub> | Activates the F section of the units display. | | 7 | (34) | . 19 | G, | Activates the G section of the units display. | | 8 | (33) | 20 | E <sub>1</sub> | Activates the E section of the units display. | | 9 | (32) | 21 | D <sub>2</sub> | Activates the D section of the tens display. | | 10 | (31) | 25 | C <sub>2</sub> | Activates the C section of the tens display. | | 11 | (30) | 26 | 82 | Activates the 8 section of the tens display. | | 12 | (29) | 27 | A <sub>2</sub> | Activates the A section of the tens display. | | 13 | (28) | 28 | F <sub>2</sub> | Activates the F section of the tens display. | | 14 | (27) | ` 29 | Ε <sub>2</sub> | Activates the E section of the tens display. | | 15 | (26) | . 30 | D <sub>3</sub> | Activates the D section of the hundreds display. | | 16 | (25) | - 31 | ₿; | Activates the B section of the hundreds display. | | 17 | (24) | 32 | F <sub>3</sub> | Activates the F section of the hundreds display. | | 18 | (23) | 33 | E₃ | Activates the E section of the hundreds display. | | 19 | (22) | 34 | AB <sub>4</sub> | Activates both halves of the 1 in the thousands display. | | 20 | (21) | 35 | POL | Activates the negative polarity display. | | 21 | (20) | 36 | BP<br>GND | LCD Backplane drive output (TC7106A).<br>Digital ground (TC7107A). | | 22 | (19) | 37 | G <sub>3</sub> | Activates the G section of the hundreds display. | | 23 | (18) | 40 | A <sub>3</sub> | Activates the A section of the hundreds display. | | 24 | (17) | 41 | C <sub>3</sub> | Activates the C section of the hundreds display. | | 25 | (16) | 43 | G <sub>2</sub> | Activates the G section of the tens display. | | 26 | (15) | 45 | ∨- | Negative power supply voltage. | | 27 | (14) | 46 | VINT | Integrator output. Connection point for integration capacitor. See INTEGRATING CAPACITOR section for more details | | 28 | (13) | 47 | Vauff | Integration resistor connection. Use a 47 k $\Omega$ resistor for a 200 mV full scale range and a 470 k $\Omega$ resistor for 2V full-scale range. | | 29 | (12) | 49 | CAZ | The size of the auto-zero capacitor influences system noise. Use a | | | ( / | | | 0.47-μF capacitor for 200 mV full scale, and a 0.047-μF capacitor for 2V full scale. See Paragraph on AUTO-ZERO CAPACITOR for more details. | | | (11) | 51 | Viv | The analog low input is connected to this pin. | | 30 | (10) | 55 | Vin | The analog high input signal is connected to this pin. | | 31 | (9) | 57 | Analog<br>Common | This pin is primarily used to set the analog common-mode voltage for battery operation or in systems where the input signal is referenced to the power supply. It also acts as a reference voltage source. See paragraph on ANALOG COMMON for more details. | | | (8) | 58 | CAEF | See pin 34. | | 33 | (3) | | - 455 | | #### PIN DESCRIPTION (Cont.) | 40-Pin DIP<br>Pin Number<br>(Normal) | (Reverse) | 60-Pin<br>Flat Package<br>Pin Number | Name | Description | |--------------------------------------|-----------|--------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 34 | (7) | 59 | CAEF | A 0.1-µF capacitor is used in most applications. If a large common-mode voltage exists (for example, the V <sub>IN</sub> pin is not at analog common), and a 200-mV scale is used, a 1-µF capacitor is recommended and will hold the roll-over error to 0.5 count. | | 35 | (6) | 60 | VĀEF | See pin 36. | | 36 | (5) | 1 | V <sub>AEF</sub> | The analog input required to generate a full-scale output (1999 counts). Place 100 mV between pins 35 and 36 for 199.9 mV full-scale. Place 1V between pins 35 and 36 for 2V full scale. See paragraph on REFERENCE VOLTAGE. | | 37 | (4) | 3 | Test | Lamp test. When pulled high (to V*) all segments will be turned on and the display should read —1888. It may also be used as a negative supply for externally-generated decimal points. See paragraph under TEST for additional information. | | 38 | (3) | 4 | OSC₃ | See pin 40. | | 39 | (2) | · 6 | OSC <sub>2</sub> | See pin 40. | | 40 | (1) | 10 . | OSC <sub>1</sub> _ | Pins 40, 39, 38 make up the oscillator section. For a 48-kHz clock (3 readings per section), connect pin 40 to the junction of a 100-k $\Omega$ resistor and a 100-pF capacitor. The 100-k $\Omega$ resistor is tied to pin 39 and the 100-pF capacitor is tied to pin 38. | #### General Theory of Operation Dual Slope Conversion Principles The TC7106A and TC7107A are dual slope, integrating analog-to-digital converters. An understanding of the dual slope conversion technique will aid in following the detailed operation theory. The conventional dual slope converter measurement cycle has two distinct phases: - Input Signal Integration - · Reference Voltage Integration (Deintegration) The input signal being converted is integrated for a fixed time period $(T_{SI})$ . Time is measured by counting clock pulses. An opposite polarity constant reference voltage is then integrated until the integrator output voltage returns to zero. The reference integration time is directly proportional to the input signal $(T_{RI})$ . (Figure 3A). In a simple dual slope converter a complete conversion requires the integrator output to "ramp-up" and "ramp-down." A simple mathematical equation relates the input signal, reference voltage and integration time: $$\frac{1}{RC} \int_{0}^{T_{SI}} V_{IN}(t)dt = \frac{V_R T_{RI}}{RC}$$ #### where: V<sub>R</sub> = Reference Voltage T<sub>SI</sub> = Signal Integration Time (Fixed) T<sub>RI</sub> = Reference Voltage Integration Time (Variable) For a constant V<sub>IN</sub>: $$V_{IN} = V_{R} \ \frac{T_{RI}}{T_{SI}}$$ Figure 3A Basic Dual Slope Converter The dual slope converter accuracy is unrelated to the integrating resistor and capacitor values as long as they are stable during a measurement cycle. An inherent benefit is noise immunity. Noise spikes are integrated or averaged to zero during the integration periods. Integrating ADCs are immune to the large conversion errors that plague successive approximation converters in high noise environment. Interfering signals with frequency components at multiples of the averaging period will be attenuated. Integrating ADCs commonly operate with the signal integration period set to a multiple of the 50/60 Hz power line period. (Figure 38) Figure 3B Normal-Mode Rejection of Dual Slope Converter #### **Analog Section** In addition to the basic signal integrate and deintegrate cycles discussed, the circuit incorporates an auto-zero cycle. This cycle removes buffer amplifier, integrator, and comparator offset voltage error terms from the conversion. A true digital zero reading results without external adjusting potentiometers. A complete conversion consists of three cycles: an auto zero, signal integrate and reference integrate cycle. #### Auto-Zero Cycle During the auto-zero cycle the differential input signal is disconnected from the circuit by opening internal analog gates. The internal nodes are shorted to analog common (ground) to establish a zero input condition. Additional analog gates close a feedback loop around the integrator and comparator. This loop permits comparator offset voltage error compensation. The voltage level established on $C_{AZ}$ compensates for device offset voltages. The offset error referred to the input is less than 10 $\mu V$ . The auto-zero cycle length is 1000 to 3000 counts. #### Signal Integrate Cycle The auto-zero loop in opened, the internal differential inputs connect to $V_{1N}^{\star}$ and $V_{1N}^{\star}$ . The differential input signal is integrated for a fixed time period. The signal integration period is 1000 counts. The externally set clock frequency is divided by four before clocking the internal counters. The integration time period is: $$T_{SI} = \frac{4}{fosc} \times 1000$$ where: fosc = External Clock Frequency The differential input voltage must be within the device common-mode range (1 V of either supply) when the converter and measured system share the same power supply common (ground). If the converter and measured system do not share the same power supply common, $V_{iN}$ should be tied to analog common. Polarity is determined at the end of signal integrate phase. The sign bit is a true polarity indication in that signals less than 1 LSB are correctly determined. This allows precision null detection limited only by device noise and auto-zero residual offsets. ## Reference Integrate Cycle The final phase is reference integrate or de-integrate. $V_{1N}^-$ is internally connected to analog common and $V_{1N}^+$ is connected across the previously charged reference capacitor. Circuitry within the chip ensures that the capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time required for the output to return to zero is proportional to the input signal and is between 0 and 2000 counts. The digital reading displayed is: $$1000 \times \frac{V_{IN}}{V_{REF}}$$ #### Digital Section (TC7106A) The TC7106A (Figure 5) contains all the segment drivers necessary to directly drive a 3 1/2 digit liquid crystal display (LCD). An LCD backplane driver is included. The backplane frequency is the external clock frequency divided by 800. For three conversions/second the backplane frequency is 60 Hz with a 5 V nominal amplitude. When a segment driver is in phase with the backplane signal the segment is "OFF." An out of phase segment drive signal causes the segment to be "ON" or visible. This AC drive configuration results in negligible DC voltage across each LCD segment. This insures long LCD display life. The polarity segment driver is "ON" for negative analog inputs. If $V_{\rm IN}$ and $V_{\rm IN}$ are reversed this indicator would reverse. Figure 5 TC7106A Block Diagram On the TC7106A when the test pin is pulled to V+ all segments are turned "ON." The display reads –1888. During this mode the LCD segments have a constant DC voltage impressed. Do not leave the display in this mode for more than several minutes. LCD displays may be destroyed if operated with DC levels for extended periods. The display FONT and the segment drive assignment are shown in Figure 6. Figure 6 Display FONT and Segment Assignment. In the TC7106A an internal digital ground is generated from a 6 volt zener diode and a large P channel source follower. This supply is made stiff to absorb the large capacitive currents when the backplane voltage is switched. #### Digital Section (TC7107A) Figure 7 shows the TC7107A. It is identical to the TC7106A except that the regulated supply and back plane drive have been eliminated and the segment drive is typically 8 mA. The 1000 output (pin 19) sinks current from two LED segments, and has a 16 mA drive capability. The TC7107A is designed to drive common anode LEDs. In both devices, the polarity indication is "on" for negative analog inputs. If $V_{IN}^-$ and $V_{IN}^+$ are reversed, this indication can be reversed also, if desired. The display font is the same as the TC7106A. #### System Timing The oscillator frequency is divided by 4 prior to clocking the internal decade counters. The three phase measurement cycle takes a total of 4000 counts or 16000 clock pulses. The 4000 count cycle is independent of input signal magnitude. Each phase of the measurement cycle has the following length: Auto-Zero Phase: 1000 to 3000 Counts (4000 to 12000 Clock Pulses) For signals less than full-scale the auto-zero phase is assigned the unused reference integrate time period. Signal Integrate: 1000 Counts (4000 Clock Pulses) This time period is fixed. The integration period is: $$T_{SI} = 4000 \left[ \frac{1}{\text{fosc}} \right]$$ Where fosc is the externally set clock frequency. Reference Integrate: 0 to 2000 Counts (0 to 8000 Clock Pulses) The TC7106A/7107A are drop in replacements for the 7106/7107 parts. External component value changes are not required to benefit from the low drift internal reference. #### **Clock Circuit** Three clocking methods may be used: - 1. An external oscillator connected to pin 40. - 2. A crystal between pins 39 and 40. - 3. An R-C oscillator using all three pins. Figure 8 Clock Circuits ## Component Value Selection Auto-Zero Capacitor – CAZ The $C_{AZ}$ capacitor size has some influence on system noise. A 0.47 $\mu$ F capacitor is recommended for 200 mV full-scale applications where 1 LSB is 100 $\mu$ V. A 0.047 $\mu$ F capacitor is adequate for 2.0 V full-scale applications. A mylar type dielectric capacitor is adequate. #### Reference Voltage Capacitor – CREE The reference voltage used to ramp the integrator output voltage back to zero during the reference integrate cycle is stored on CREF. A 0.1 $\mu$ F capacitor is acceptable when $V_{IN}^-$ is tied to analog common. If a large common-mode voltage exists ( $V_{REF}^- \neq$ analog common) and the application requires a 200 mV full-scale increase CREF to 1.0 $\mu$ F. Rollover error will be held to less than 0.5 count. A mylar type dielectric capacitor is adequate. Figure 7 TC7107A Block Diagram #### Integrating Capacitor - CINT $C_{INT}$ should be selected to maximize integrator output voltage swing without causing output saturation. Due to the TC7106A/7107A superior analog common temperature coefficient specification, analog common will normally supply the differential voltage reference. For this case a $\pm 2$ V full-scale integrator output swing is satisfactory. For 3 readings/ second (fosc = 48 kHz) a 0.22 $\mu F$ value is suggested. If a different oscillator frequency is used $C_{INT}$ must be changed in inverse proportion to maintain the nominal $\pm 2$ V integrator swing. An exact expression for CINT is: $$C_{INT} = \frac{(4000) \left(\frac{1}{f_{OSC}}\right) \left(\frac{V_{FS}}{R_{INT}}\right)}{V_{INT}}$$ Where: fosc = Clock frequency at Pin 38 V<sub>FS</sub> = Full-scale input voltage RINT = Integrating resistor V<sub>INT</sub> = Desired full-scale integrator output swing $C_{\text{INT}}$ must have low dielectric absorption to minimize rollover error. An inexpensive polypropylene capacitor is recommended. #### INTEGRATING RESISTOR - RINT The input buffer amplifier and integrator are designed with class A output stages. The output stage idling current is 100 $\mu$ A. The integrator and buffer can supply 20 $\mu$ A drive currents with negligible linearity errors. R<sub>INT</sub> is chosen to remain in the output stage linear drive region but not so large that printed circuit board leakage currents induce errors. For a 200 mV full-scale R<sub>INT</sub> is 47 k $\Omega$ . A 2.0 V full-scale requires 470 k $\Omega$ . | Component | Nominal Full-Scale Voltage | | | | |-----------|----------------------------|----------|--|--| | Value | 200.0 mV | 2.000 V | | | | CAZ | 0.47 μF | 0.047 μF | | | | RINT | 47 kΩ | 470 kΩ | | | | CINT | 0.22 μF | 0.22 μF | | | Note: 1. fcsc = 48 kHz (3 readings/sec) #### Oscillator Components Rose (Pin 40 to Pin 39) should be 100 kΩ. Cose is selected from the equation: $$fosc = \frac{0.45}{RC}$$ For fosc of 48 kHz, Cosc is 100 pF nominally. Note that fosc is divided by four to generate the TC7106A internal control clock. The backplane drive signal is derived by dividing fosc by 800. To achieve maximum rejection of 60 Hz noise pickup, the signal integrate period should be a multiple of 60 Hz. Oscillator frequencies of 240 kHz, 120 kHz, 80 kHz, 60 kHz, 40 kHz, 33 1/3 kHz, etc. should be selected. For 50 Hz rejection, oscillator frequencies of 200 kHz, 100 Khz, 66 2/3 kHz, 50 kHz, 40 kHz, etc. would be suitable. Note that 40 kHz (2.5 readings/second) will reject both 50 and 60 Hz (also 400 and 440 Hz). #### Reference Voltage Selection A full-scale reading (2000 counts) requires the input signal be twice the reference voltage. | Required Full-Scale Voltage* | Vaes | |------------------------------|----------| | 200.0 mV | 100.0 ₼∀ | | 2.000 V | 1.000 V | \* VFS = 2 VPEF In some applications a scale factor other than unity may exist between a transducer output voltage and the required digital reading. Assume, for example, a pressure transducer output is 400 mV for 2000 lb/in<sup>2</sup>. Rather than dividing the input voltage by two the reference voltage should be set to 200 mV. This permits the transducer input to be used directly. The differential reference can also be used when a digital zero reading is required when $V_{IN}$ is not equal to zero. This is common in temperature measuring instrumentation. A compensating offset voltage can be applied between analog common and $V_{IN}^-$ . The transducer output is connected between $V_{IN}^+$ and analog common. The internal voltage reference potential available at analog common will normally be used to supply the converters reference. This potential is stable whenever the supply potential is greater than approximately 7 V. In applications where externally generated reference voltage is desired refer to Figure 9. Figure 9 External Reference #### **Device Pin Functional Description Differential Signal Inputs** (V<sub>IN</sub> (Pin 31), V<sub>IN</sub> (Pin 30)) The TC7106A/7017A is designed with true differential inputs and accepts input signals within the input stage common mode voltage range (V<sub>CM</sub>). The typical range is V<sup>+</sup> -1.0 to V+1 V. Common-mode voltages are removed from the system when the TC7106A/TC7107A operates from a battery or floating power source (isolated from measured system) and V<sub>IN</sub> is connected to analog common (V<sub>COM</sub>): See Figure 10. In systems where common-mode voltages exist in 86 dB common-mode rejection ratio minimizes error. Common-mode voltages do, however, affect the integrator output level. Integrator output saturation must be prevented. A worse case condition exists if a large positive V<sub>CM</sub> exists in conjunction with a full-scale negative differential signal. The negative signal drives the integrator output positive along with V<sub>CM</sub> (Figure 11). For such applications the integrator output swing can be reduced below the recommended 2.0 V full-scale swing. The integrator output will swing within 0.3 V of V+ or V- without increasing linearity errors. Figure 11 Common-Mode Voltage Reduces Available Integrator Swing (VCOM = VIN) ### Differential Reference (V<sub>REF</sub> (Pin 36), V<sub>REF</sub> (Pin 35)) The reference voltage can be generated anywhere within the V+ to V- power supply range. To prevent rollover type errors being induced by large common-mode voltages CREF should be large compared to stray node capacitance. The TC7106A/TC7107A circuits have significantly lower analog common temperature coefficient. This potential gives a very stable voltage suitable for use as a voltage reference. The temperature coefficient of analog common is 20 ppm/°C typically. Figure 10 Common-Mode Voltage Removed in Battery Operation with Vin = Analog Common #### Analog Common (Pin 32) The analog common pin is set at a voltage potential approximately 3.0 V below V<sup>+</sup>. The potential is guaranteed to be between 2.7 V and 3.35 V below V<sup>+</sup>. Analog common is tied internally to the N channel FET capable of sinking 20 mA. This FET will hold the common line at 3.0 V should an external load attempt to pull the common line toward V<sup>+</sup>. Analog common source current is limited to 10 $\mu$ A. Analog common is therefore easily pulled to a more negative voltage (i.e., below V<sup>+</sup> –3.0 V). The TC7106A connects the internal $V_{IN}^{\star}$ and $V_{IN}^{\star}$ inputs to analog common during the auto-zero cycle. During the reference integrate phase $V_{IN}^{\star}$ is connected to analog common. If $V_{IN}^{\star}$ is not externally connected to analog common, a common-mode voltage exists. This is rejected by the converters 86 dB common-mode rejection ratio. In battery operation analog common and $V_{IN}^{\star}$ are usually connected removing common-mode voltage concerns. In systems where $V_{IN}^{\star}$ is connected to the power supply ground or to a given voltage, analog common should be connected to $V_{IN}^{\star}$ . The analog common pin serves to set the analog section reference or common point. The TC7106A is specifically designed to operate from a battery or in any measurement system where input signals are not referenced (float) with respect to the TC7106A power source. The analog common potential of V<sup>+</sup> -3.0 V gives a 6 V end of battery life voltage. The common potential has a 0.001%/% voltage coefficient and a 15 $\Omega$ output impedance. With sufficiently high total supply voltage ( $V^+ - V^- > 7.0 \text{ V}$ ) analog common is a very stable potential with excel- Figure 12 Analog CommonTemperature Coefficient lent temperature stability—typically 20 ppm/°C. This potential can be used to generate the reference voltage. An external voltage reference will be unnecessary in most cases because of the 50 ppm/°C maximum temperature coefficient. See Internal Voltage Reference discussion. #### Test (Pin 37) The test pin potential is 5 V less than V\*. Test may be used as the negative power supply connection for external CMOS logic. The test pin is tied to the internally generated negative logic supply (Internal Logic Ground) through a $500\Omega$ resistor in the TC7106A. The test pin load should be no more than 1mA. If test is pulled to V $^+$ all segments plus the minus sign will be activated. Do not operate in this mode for more than several minutes with the TC7106A. With Test = V $^+$ the LCD Segments are impressed with a DC voltage which will destroy the LCD. The test pin will sink about 10 mA when pulled to V+. ## Internal Voltage Reference Stability The analog common voltage temperature stability has been significantly improved (Figure 12). The "A" version of the industry standard circuits allow users to upgrade old systems and design new systems without external voltage references. External R and C values do not need to be changed. Figure 13 shows analog common supplying the necessary voltage reference for the TC7106A/TC7107A. Figure 13 Internal Voltage Reference Connection ## **Power Supplies** The TC7107A is designed to work from $\pm 5V$ supplies. However, if a negative supply is not available, it can be generated from the clock output with two diodes, two capacitors, and an inexpensive IC. (Figure 14) In selected applications a negative supply is not required. The conditions to use a single +5V supply are: - The input signal can be referenced to the center of the common-mode range of the converter. - The signal is less than ±1.5V. - · An external reference is used. The TSC7660 DC to DC converter may be used to generate -5 V from +5 V (Figure 15). Figure 14 Generating Negative Supply From +5 V #### TC7107 Power Dissipation Reduction The TC7107A sinks the LED display current and this causes heat to build up in the IC package. If the internal voltage reference is used, the changing chip temperature can cause the display to change reading. By reducing package power dissipation such variations can be reduced. By reducing the LED common anode voltage the TC7107A package power dissipation is reduced. Figure 16 is a photograph of a curve-trace display showing the relationship between output current and output voltage for a typical TC7107CPL. Since a typical LED has 1.8 volts across it at 7 mA, and its common anode is connected to +5 V, the TC7107A output is at 3.2 V. (point A on Figure 15). Maximum power dissipation is 8.1 mA x 3.2 V x 24 segments = 622 mW. Notice, however, that once the TC7107A output voltage is above two volts, the LED current is essentially constant as output voltage increases. Reducing the output voltage by 0.7 V (point B in Figure 16) results in 7.7 mA of LED current, Figure 15 Negative Power Supply Generation with TC7660 only a 5 percent reduction. Maximum power dissipation is only 7.7 mA $\times$ 2.5 V $\times$ 24 = 462 mW, a reduction of 26%. An output voltage reduction of 1 volt (point C) reduces LED current by 10% (7.3 mA) but power dissipation by 38%! (7.3 mA $\times$ 2.2 V $\times$ 24 = 385 mW). Figure 16 TC7107A Output Current vs Output Voltage #### TC7106/7106A TC7107/7107A Reduced power dissipation is very easy to obtain. Figure 17 shows two ways: either a 5.1 ohm, 1/4 watt resistor or a 1 Amp diode placed in series with the display (but not in series with the TC7107A). The resistor will reduce the TC7107A output voltage, when all 24 segments are "ON," to point "C" of Figure 16. When segments turn off, the output voltage will increase. The diode, on the other hand, will result in a relatively steady output voltage, around point "B." In addition to limiting maximum power dissipation, the resistor reduces the change in power dissipation as the display changes. This effect is caused by the fact that, as fewer segments are "ON," each "ON" output drops more voltage and current. For the best case of six segments (a "111" display) to worst case (a "1888" display) the resistor will change about 230 mW, while a circuit without the resistor will change about 470 mW. Therefore, the resistor will reduce the effect of display dissipation on reference voltage drift by about 50%. The change in LED brightness caused by the resistor is almost unnoticeable as more segments turn off. If display brightness remaining steady is very important to the designer, a diode may be used instead of the resistor. Figure 17 Diode or Resistor Limits Package Power Dissipation ## APPLICATIONS INFORMATION LIQUID CRYSTAL DISPLAY SOURCES Several LCD manufacturers supply standard LCD displays to interface with the TC7106A 3 1/2 digit analog-to-digital converter. | Manufacturer | Address/Phone | Part Numbers <sup>1</sup> | |---------------------------|------------------------------------------------------------|-------------------------------| | Crystaloid<br>Electronics | 5282 Hudson Dr.,<br>Hudson, OH 44236<br>216/655-2429 | C5335, H5535,<br>T5135, SX440 | | AND | 770 Airport Blvd.,<br>Burlingame, CA 94010<br>415/347-9916 | FE 0801<br>FE 0203 | | EPSON | 3415 Kashikawa St.,<br>Torrance, CA 90505<br>213/534-0360 | LD-87098Z<br>LD-H7992AZ | | Hamlin, Inc. | 612 E. Lake St.,<br>Lake Mills, WI 53551<br>414/648-2361 | 3902, 3933, 3903 | Note: 1. Contact LCD manufacturer for full product listing/ specifications. #### Light Emitting Diode Display Sources Several LED manufacturers supply seven segment digits with and without decimal point annunciators for the TC7107A. | Manufacturer | Address | Display Type | |-------------------------------|-------------------------------------------|--------------| | Hewlett-Packard<br>Components | 640 Page Mill Rd.<br>Palo Alto, CA 94304 | LED | | And | 770 Airport Blvd.<br>Burlingame, CA 94010 | LED | #### Decimal Point and Annunciator Drive The test pin is connected to the internally-generated digital logic supply ground through a $500\,\Omega$ resistor. The test pin may be used as the negative supply for external CMOS gate segment drivers. LCD display annunciators for decimal points, low battery indication, or function indication may be added without adding an additional supply. No more than 1 mA should be supplied by the test pin. The test pin potential is approximately 5 V below V<sup>+</sup>. #### **Ratiometric Resistance Measurements** The true differential input and differential reference make ratiometric reading possible. Typically in a ratiometric operation, an unknown resistance is measured with respect to a known standard resistance. No accurately defined reference voltage is needed. Figure 18 Decimal Point Drive Using Test as Logic Ground The unknown resistance is put in series with a known standard and a current passed through the pair. The voltage developed across the unknown is applied to the input and the voltage across the known resistor is applied to the reference input. If the unknown equals the standard, the display will read 1000. The displayed reading can be determined from the following expression: Displayed Reading = $$\frac{R \text{ Unknown}}{R \text{ Standard}} \times 1000$$ The display will overrange for R Unknown $\geq$ 2 x R standard. Figure 19 Low Parts Count Ratiometric Resistance Measurement Figure 20 3 1/2 Digit True RMS AC DMM 5.6 kΩ 160 kΩ V<sup>+</sup> V<sup>-</sup> V<sub>IN</sub> 1N914 R<sub>3</sub> R<sub>2</sub> 20 kΩ V<sup>+</sup> V<sub>REF</sub> V<sub>REF</sub> COMMON Figure 21 Temperature Sensor Figure 22 Positive Temperature Coefficient Resistor Temperature Sensor Figure 23 Integrated Circuit Temperature Sensor Figure 24 TC7106A Using the Internal Reference. (200 mV Full-Scale, 3 RPS). Figure 26 Circuit for Developing Underrange and Overrange Signals from TC7106A Outputs. Figure 25 TC7107A Internal Reference (200 mV Full-Scale, 3 RPS, V<sub>IN</sub> Tied to GND for Single Ended Inputs). Figure 27 TC7106A/TC7107A: Recommended Component Values for 2.00 V Full-Scale Figure 28 TC7107A With a 1.2 V External Band-Gap Reference. (V-in Tied to Common.) Figure 29 TC7107A Operated from Single +5 V Supply An External Reference Must Be Used in This Application.