



40V, 8A, H-Bridge DC Motor Driver, AEC-Q100 Qualified

#### **DESCRIPTION**

The MPQ6615-AEC1 is an H-bridge DC motor driver. The H-bridge consists of four N-channel power MOSFETs. The on resistance of each MOSFET is  $11m\Omega$  when the junction temperature (T<sub>J</sub>) is 25°C. It also integrates predrivers, gate driver power supplies, and current-sense amplifiers.

The MPQ6615-AEC1 operates on a motor power supply voltage from 4.75V to 40V, which can deliver up to 8A of continuous output current ( $I_{OUT}$ ), depending on thermal and PCB conditions.

The device's internal charge pump generates the gate driver supply voltages for the high-side MOSFETs (HS-FETs), and a trickle charge circuit maintains sufficient gate driver voltages for 100% duty cycle operation.

Internal safety features include over-current protection (OCP), under-voltage lockout (UVLO) protection, and thermal shutdown.

The MPQ6615-AEC1 is available in a TQFN-26 (6mmx6mm) package.

#### **FEATURES**

- 4.75V to 40V Operating Input Voltage (V<sub>IN</sub>) Range
- Internal Full H-Bridge Driver Supports 100% Duty Cycle
- 8A Continuous Output Current (I<sub>OUT</sub>)
- 11mΩ MOSFET On Resistance
- Internal Charge Pump
- Under-Voltage Lockout (UVLO) Protection and Over-Voltage Protection (OVP)
- Over-Current Protection (OCP)
- Thermal Shutdown
- Integrated Bidirectional Current-Sense Amplifiers
- Available in a TQFN-26 (6mmx6mm)
   Package with Wettable Flanks
- Available in AEC-Q100 Grade 1

#### **APPLICATIONS**

- Brushed DC Motors
- Door Lock and Latch Motors
- Seat Actuators

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION





#### ORDERING INFORMATION

| Part Number        | Package           | Top Marking | MSL Rating |
|--------------------|-------------------|-------------|------------|
| MPQ6615GQKTE-AEC1* | TQFN-26 (6mmx6mm) | See Below   | 1          |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPQ6615GQKTE-AEC1-Z).

#### **TOP MARKING**

M<u>PSYYWW</u> MP6615 LLLLLLLL

Ε

MPS: MPS prefix YY: Year code WW: Week code MP6615: Part number LLLLLLLL: Lot number E: Wettable lead flank

#### **PACKAGE REFERENCE**



© 2023 MPS. All Rights Reserved.

2



## **PIN FUNCTIONS**

|            | Name               | B                                                                                                                                                                                                        |  |  |  |  |
|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin #      | Name               | Description                                                                                                                                                                                              |  |  |  |  |
| 1          | nFAULT             | <b>Fault indication.</b> The nFAULT pin is an open-drain output. If a fault occurs, nFAULT is pulled to logic low.                                                                                       |  |  |  |  |
| 2          | nSLEEP             | <b>Sleep mode input.</b> Pull the nSLEEP pin to logic low to enter low-power sleep mo<br>bull nSLEEP to logic high for normal operation. nSLEEP has an internal pull-do<br>esistor.                      |  |  |  |  |
|            |                    | Can be configured for the ENA, ENBL, or INHA function.                                                                                                                                                   |  |  |  |  |
|            | ENA/ENBL/          | $\underline{\sf ENA}$ : If INM[1:0] = 00, this pin acts as the enable input for phase A. Pull ENA high to enable phase A.                                                                                |  |  |  |  |
| 3          | INHA               | ENBL: If INM[1:0] = 01, this pin acts as the enable input for the H-bridge. Pull ENBL high to enable the entire H-bridge.                                                                                |  |  |  |  |
|            |                    | INHA: If INM[1:0] = 10, this pin acts as the enable input for the phase A high-side MOSFET (HS-FET).                                                                                                     |  |  |  |  |
|            |                    | Can be configured for the PWMA, DIR, or INLA function.                                                                                                                                                   |  |  |  |  |
| 4          | PWMA/DIR/          | PWMA: If INM[1:0] = 00, this pin acts as the pulse-width modulation (PWM) input for phase A.                                                                                                             |  |  |  |  |
| 4          | INLA               | DIR: If INM[1:0] = 01, this pin acts as the direction input for the H-bridge.                                                                                                                            |  |  |  |  |
|            |                    | INLA: If INM[1:0] = 10, this pin acts as the enable input for the phase A low-side MOSFET (LS-FET).                                                                                                      |  |  |  |  |
|            |                    | Can be configured for the ENB, BRK, or INHB function.                                                                                                                                                    |  |  |  |  |
| 5          | ENB/BRK/           | $\underline{\sf ENB}$ : If INM[1:0] = 00, this pin acts as the enable input for phase B. Pull ENB high to enable phase B.                                                                                |  |  |  |  |
| 5          | INHB               | BRK: If INM[1:0] = 01, this pin acts as the brake input for the H-bridge. Pull BRK high to force the H-bridge to enter brake mode.                                                                       |  |  |  |  |
|            |                    | INHB: If INM[1:0] = 10, this pin acts as the enable input for the phase B HS-FET.                                                                                                                        |  |  |  |  |
|            |                    | Can be configured for the PWMB, BMOD, or INLB function.                                                                                                                                                  |  |  |  |  |
|            |                    | PWMB: If INM[1:0] = 00, this pin acts as the PWM input for phase B.                                                                                                                                      |  |  |  |  |
| 6          | PWMB/<br>BMOD/INLB | <u>BMOD</u> : If INM[1:0] = 01, this pin acts as the brake mode input for the H-bridge. Pull BMOD high to force the HS-FETs to enter brake mode. Pull BMOD low to force the LS-FETs to enter brake mode. |  |  |  |  |
|            |                    | INLB: If INM[1:0] = 10, this pin acts as the enable input for the phase B LS-FET.                                                                                                                        |  |  |  |  |
| 7          | INM1               | <b>Input mode selection 1.</b> If INM[1:0] = 00, INMx sets the ENx/PWMx input logic. If INM[1:0] = 01, INMx sets the ENBL/DIR input logic. If INM[1:0] = 10, INMx sets the INHx/INLx input logic.        |  |  |  |  |
| 8          | INM0               | Input mode selection 0. If INM[1:0] = 00, INMx sets the ENx/PWMx input logic. If INM[1:0] = 01, INMx sets the ENBL/DIR input logic. If INM[1:0] = 10, INMx sets the INHx/INLx input logic.               |  |  |  |  |
| 9, 11, 13  | PGND               | Power ground. Connect the PGND pin directly to GND.                                                                                                                                                      |  |  |  |  |
| 10, 25     | SA                 | Phase A output.                                                                                                                                                                                          |  |  |  |  |
| 22, 24, 26 | VIN                | Input supply voltage.                                                                                                                                                                                    |  |  |  |  |
| 12, 23     | SB                 | Phase B output.                                                                                                                                                                                          |  |  |  |  |
| 14         | VG                 | Low-side gate driver output. Connect a $4.7\mu F$ , $10V$ ceramic capacitor with X7R dielectrics between the VG and GND pins.                                                                            |  |  |  |  |
| 15         | SOA                | Current-sense output A.                                                                                                                                                                                  |  |  |  |  |
| 16         | SOB                | Current-sense output B.                                                                                                                                                                                  |  |  |  |  |



## PIN FUNCTIONS (continued)

| Pin # | Name | Description                                                                                                                                         |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 17    | OCMD | Over-current protection (OCP) mode. Connect OCMD to GND for latch-off mode. Leave OCMD open or connect OCMD to a logic high voltage for retry mode. |
| 18    | GND  | Ground.                                                                                                                                             |
| 19    | VCP  | Charge pump output. Connect a $1\mu F$ , $16V$ ceramic capacitor with X7R dielectrics between the VCP and VIN pins.                                 |
| 20    | CP1  | Charge pump capacitor pin 1. Connect a 100nF ceramic capacitor with X7R dielectrics rated for ≥V <sub>IN</sub> between the CP1 and CP2 pins.        |
| 21    | CP2  | Charge pump capacitor pin 2. Connect a 100nF ceramic capacitor with X7R dielectrics rated for ≥V <sub>IN</sub> between the CP1 and CP2 pins.        |

### **ABSOLUTE MAXIMUM RATINGS** (1)

| Input voltage (V <sub>IN</sub> )<br>CP2, VCP             |              |
|----------------------------------------------------------|--------------|
| SA, SB                                                   | 0.3V to +45V |
| All other pins to GND/PGND. Continuous power dissipation |              |
| TQFN-26 (6mmx6mm)                                        | 5.84W        |
| Storage temperature Junction temperature                 |              |
| Lead temperature (solder)                                |              |
|                                                          |              |

#### **ESD Ratings**

| Human body model (HBM)     | . 2kV |
|----------------------------|-------|
| Charged device model (CDM) | . 2kV |

#### Recommended Operating Conditions (3)

Input voltage ( $V_{IN}$ ) .......4.75V to 40V Operating junction temp ( $T_{J}$ ) .... -40°C to +125°C

**Thermal Resistance** (4) **θ**<sub>JA</sub> **θ**<sub>JC</sub> TQFN-26 (6mmx6mm)........... 21.4....12.8...°C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. Exceeding the maximum allowable power dissipation can generate an excessive die temperature, which may cause the device to go into thermal shutdown.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on a JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 24V$ ,  $V_{PGND} = V_{GND} = 0V$ , unless otherwise noted.

| Parameter                                                     | Symbol                       | Condition                                  | Min         | Тур         | Max         | Units |
|---------------------------------------------------------------|------------------------------|--------------------------------------------|-------------|-------------|-------------|-------|
| Power Supply                                                  |                              |                                            |             |             |             |       |
| Input voltage                                                 | VIN                          |                                            | 4.75        |             | 40          | V     |
| Quiescent current                                             | ΙQ                           | nSLEEP = 1, ENx = 0                        |             | 2.6         | 5           | mA    |
| Quiescent current in sleep                                    | I <sub>SLEEP</sub>           | nSLEEP = 0                                 |             | 1           |             | μA    |
| mode                                                          | ISLEEP                       | HOLLEI - 0                                 |             | ı           |             | μΛ    |
| Control Logic                                                 | T                            |                                            |             |             | 1           |       |
| Input logic low threshold                                     | VIL                          |                                            |             |             | 0.8         | V     |
| Input logic high threshold                                    | V <sub>IH</sub>              |                                            | 2           |             |             | V     |
| Input logic low current                                       | linl                         | V <sub>IL</sub> = 0V                       | -20         |             | +20         | μΑ    |
| Input logic high current                                      | linh                         | V <sub>IH</sub> = 5V                       | -20         |             | +20         | μΑ    |
| Start-up delay                                                | tsu_delay                    | At V <sub>IN</sub> rising or nSLEEP rising |             | 1           |             | ms    |
| Internal pull-down                                            | R <sub>PD</sub>              | All logic inputs                           |             | 500         |             | kΩ    |
| resistance                                                    | INFU                         | , iogio ilipato                            |             |             |             | 11,22 |
| nFAULT pull-down                                              | RnFAULT                      |                                            |             | 10          |             | Ω     |
| resistance                                                    |                              |                                            |             |             |             |       |
| Protection Circuits                                           | .,                           | T                                          | I           | I           |             |       |
| V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | VIN_UVLO_                    | V <sub>IN</sub> rising                     | 4.1         | 4.4         | 4.75        | V     |
| UVLO hysteresis                                               | RISING<br>ΔV <sub>UVLO</sub> |                                            |             | 480         |             | mV    |
| Over-voltage protection                                       | Vove                         |                                            |             | 400         |             | IIIV  |
| (OVP) rising threshold                                        | V OVP_<br>RISING             | V <sub>IN</sub> rising                     | 45          | 48          | 51          | V     |
| OVP hysteresis                                                | ΔV <sub>OVP</sub>            |                                            |             | 1.6         |             | V     |
| High-side (HS) over-current protection (OCP) threshold        | locp_Hs                      |                                            | 16          | 25          |             | A     |
| Low-side (LS) OCP                                             | locp_ls                      |                                            | 16          | 25          |             | А     |
| OCP deglitch time (5)                                         | tocp_                        |                                            |             | 0.4         |             | μs    |
| OCP retry time                                                | tocp_retry                   |                                            |             | 2           |             | ms    |
| Thermal shutdown (5)                                          | T <sub>SD</sub>              |                                            |             | 150         |             | °C    |
| Thermal shutdown hysteresis (5)                               | $\DeltaT_{SD}$               |                                            |             | 25          |             | °C    |
| Current Sense (CS) (SOx)                                      |                              |                                            | I           | I           |             |       |
|                                                               |                              | Phase A                                    | 1/<br>12700 | 1/<br>11000 | 1/<br>10000 | A/A   |
| CS ratio                                                      |                              | Phase B                                    | 1/<br>11900 | 1/<br>10500 | 1/<br>9600  | A/A   |
| CS output offeet correct                                      | 1.                           | Phase A current = 0A                       | -30         | -5          | +20         | μA    |
| CS output offset current                                      | Isox                         | Phase B current = 0A                       | -32         | -5          | +22         | μA    |
| CS voltage (V <sub>SOx</sub> ) swing (5)                      |                              |                                            | 0           |             | 5           | V     |
| CS minimum load                                               |                              | Pull-up                                    |             | 1.8         |             | kΩ    |
| resistance (5)                                                |                              | Pull-down                                  |             | 1           |             | kΩ    |



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 24V$ ,  $V_{PGND} = V_{GND} = 0V$ , unless otherwise noted.

| Parameter                  | Symbol                  | Condition                        | Min | Тур                 | Max | Units |
|----------------------------|-------------------------|----------------------------------|-----|---------------------|-----|-------|
| Outputs                    |                         |                                  |     |                     |     |       |
| HS-FET on resistance       | R <sub>DS(ON)_</sub> HS | Iоит = 1A, Т <sub>J</sub> = 25°С |     | 11                  | 19  | mΩ    |
| LS-FET on resistance       | R <sub>DS(ON)_LS</sub>  | Iоит = 1A, Т <sub>J</sub> = 25°С |     | 11                  | 19  | mΩ    |
| Output rising time (5)     |                         | Iоит = 1A                        |     | 0.47                |     | V/ns  |
| Output falling time (5)    |                         | I <sub>OUT</sub> = 1A            |     | 1.27                |     | V/ns  |
| Charge Pump                |                         |                                  |     |                     |     |       |
| Charge pump output voltage | V <sub>VCP</sub>        |                                  |     | V <sub>IN</sub> + 5 |     | V     |
| Charge pump frequency      | f <sub>CP</sub>         |                                  |     | 2000                |     | kHz   |

#### Note:

5) Not tested in production.



#### TYPICAL CHARACTERISTICS















## TYPICAL CHARACTERISTICS (continued)

## Operating Current vs. PWM Frequency



## Operating Current vs. PWM Frequency



## Operating Current vs. PWM Frequency





### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}=24V,\ V_{INM0}=V_{INM1}=0V,\ V_{ENA}=V_{ENB}=5V,\ f_{PWMA}=20kHz,\ V_{PWMB}=0V,\ V_{REF}=5V,$  CS resistor divider =  $5k\Omega$ ,  $T_A=25^{\circ}C$ , resistor + inductance:  $10\Omega+2mH$ , unless otherwise noted.



© 2023 MPS. All Rights Reserved.



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{\text{IN}} = 24V, \ V_{\text{INM0}} = V_{\text{INM1}} = 0V, \ V_{\text{ENA}} = V_{\text{ENB}} = 5V, \ f_{\text{PWMA}} = 20k\text{Hz}, \ V_{\text{PWMB}} = 0V, \ V_{\text{REF}} = 5V,$ CS resistor divider =  $5k\Omega$ ,  $T_A = 25$ °C, resistor + inductance:  $10\Omega + 2mH$ , unless otherwise noted.





CH4: I<sub>OUTA</sub>
CH3: V<sub>SOB</sub>

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Ch1 5.00 V %Ch2 10.0 V %M 100μs A Ch1 \ 2.80

 $V_{IN}=24V,~V_{INM0}=V_{INM1}=0V,~V_{ENA}=V_{ENB}=5V,~f_{PWMA}=20kHz,~V_{PWMB}=0V,~V_{REF}=5V,~CS~resistor~divider=5k\Omega,~T_A=25^{\circ}C,~resistor~+~inductance:10\Omega~+~2mH,~unless~otherwise~noted.$ 





## **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

#### **Input Logic**

The MPQ6615-AEC1 has three configurable input modes, which allows for several different control methods. The INM1 and INM0 pins configure the input interface. Table 1 shows the input logic truth table for when INM[1:0] = 00.

**Table 1: Input Logic (INM[1:0] = 00)** 

| ENx  | PWMx | Sx                       |
|------|------|--------------------------|
| High | High | VIN                      |
| High | Low  | GND                      |
| Low  | -    | High impedance<br>(Hi-Z) |

Table 2 shows the input logic truth table for when INM[1:0] = 01.

**Table 2: Input Logic (INM[1:0] = 01)** 

| ENBL | DIR  | BRK  | BMOD | SA   | SB   |
|------|------|------|------|------|------|
| Low  | •    | •    | •    | Hi-Z | Hi-Z |
| High | •    | High | Low  | GND  | GND  |
| High | 1    | High | High | VIN  | VIN  |
| High | Low  | Low  | -    | GND  | VIN  |
| High | High | Low  | •    | VIN  | GND  |

Table 3 shows the input logic truth table for when INM[1:0] = 10.

Table 3: Input Logic (INM[1:0] = 10)

| -    |      |      |
|------|------|------|
| INHx | INLx | Sx   |
| Low  | Low  | Hi-Z |
| Low  | High | GND  |
| High | Low  | VIN  |
| High | High | Hi-Z |

The logic inputs have internal,  $500k\Omega$  pull-down resistors.

#### **nSLEEP Operation**

Pull nSLEEP low to force the device into a low-power sleep state. In this state, all of the internal circuitry is disabled. All inputs are ignored when nSLEEP is active low. When the MPQ6615-AEC1 exits sleep mode, it takes about 1ms before the device responds to the inputs. The nSLEEP input has a  $500k\Omega$  pull-down resistor.

#### **Current Sensing**

The current flowing through the two Sx outputs is sensed by the internal current-sensing circuits. Each phase has an output pin that sources or sinks a current proportional to each phase's output current ( $I_{OUT}$ ). Only the current

flowing through the low-side MOSFET (LS-FET) is sensed. This current is sensed in both the forward and reverse directions.

To convert this current into a voltage (i.e. to input the voltage into an analog-to-digital converter [ADC]), connect a termination resistor (R<sub>REF</sub>) between the SOx pin and a reference voltage (V<sub>REF</sub>). When no current is flowing, the resulting SOx voltage (V<sub>SOx</sub>) is equal to V<sub>REF</sub>. When current is flowing, V<sub>SOx</sub> can be above or below V<sub>REF</sub>. V<sub>SOx</sub> can be calculated with Equation (1):

$$V_{SOx} = V_{REF} + (R_{REF} \times I_{LOAD}) / 11,000$$
 (1)

To terminate the outputs when using an ADC with inputs that are ratiometric to its supply voltage, connect two equal-value resistors to the ADC supply and GND. The resulting ADC code is half-scale at 0A.

Figure 2 shows the current measurement circuit.



**Figure 2: Current Measurement Circuit** 

#### **Automatic Synchronous Rectification**

When driving a current through an inductive load while the output MOSFETs are off, the recirculation current must continue flowing. This current typically passes through the MOSFET's body diodes. To prevent excess power dissipation in the body diodes, the MPQ6615-AEC1 implements automatic synchronous rectification.

When both the high-side MOSFET (HS-FET) and LS-FET turn off and the Sx voltage ( $V_{Sx}$ ) is pulled to ground, the LS-FET turns on until its current approaches 0A or the HS-FET turns on. If  $V_{Sx}$  exceeds  $V_{IN}$ , the HS-FET turns on until its current approaches 0A or the LS-FET turns on.

#### nFAULT Output

The MPQ6615-AEC1 provides an nFAULT output pin that is pulled active low if a fault



occurs (e.g. if an over-current [OC] or overtemperature [OT] fault occurs). nFAULT is an open-drain output that must be pulled up by an external pull-up resistor.

#### Input Under-Voltage Lockout (UVLO)

If the input voltage (V<sub>IN</sub>) falls below the undervoltage lockout (UVLO) threshold, all circuitry in the device is disabled, and the internal logic is reset. Operation resumes when V<sub>IN</sub> rises above the UVLO threshold.

#### **Over-Voltage Protection (OVP)**

If V<sub>IN</sub> exceeds the over-voltage protection (OVP) threshold, all output MOSFETs are disabled. The nFAULT pin is not pulled to active low. Operation resumes automatically when V<sub>IN</sub> falls below the OVP threshold.

#### Thermal Shutdown

If the die temperature exceeds the safe limits, all output MOSFETs are disabled, and nFAULT is driven low. Once the die temperature falls to a safe level, operation resumes automatically.

#### **Over-Current Protection (OCP)**

The over-current protection (OCP) circuit limits the current through each MOSFET by disabling its gate driver. If the OCP threshold is reached and lasts longer than the OCP deglitch time, all four output MOSFETs are disabled, the outputs are in a high-impedance (Hi-Z) state, and nFAULT is pulled low. During this time, synchronous rectification is used to decay the current.

If the OCMD pin is pulled to logic low or connected directly to GND, the device remains latched off until V<sub>IN</sub> falls below the UVLO threshold. If OCMD is open or pulled to logic high, the outputs are disabled for 2ms, then enabled again automatically.

If an over-current (OC) fault occurs on either the HS-FET or LS-FET (e.g. a short to ground, supply, or across the motor winding occurs), an OC shutdown is triggered.

Figure 3 shows the OCP circuit for one output.



Figure 3: OCP Measurement Circuit

#### Charge Pump and VG Regulator

An internal LDO regulator generates a low-side gate driver voltage (about 5.5V). Place a 4.7µF to 10µF bypass capacitor between VG and around.

A charge pump generates the gate driver voltage for the HS-FETs. The charge pump requires two external capacitors: a 0.1µF ceramic capacitor rated for ≥V<sub>IN</sub> connected between the CP1 and CP2 pins, and a 1µF ceramic capacitor rated for ≥10V connected between the VIN and VCP pins.



## **APPLICATION INFORMATION**

## Selecting the Charge Pump's External Capacitors

Table 4 lists the recommended external charge pump capacitors.

Table 4: Recommended External Charge Pump Capacitors

| Charge Pump and VG Capacitors | Min | Тур | Max | Units |
|-------------------------------|-----|-----|-----|-------|
| CP1 to CP2 capacitance        |     | 0.1 |     | μF    |
| CP1 to CP2 capacitor voltage  | VIN |     |     | V     |
| VCP to VIN capacitance        |     | 1   |     | μF    |
| VCP to VIN capacitor voltage  | 10  |     |     | V     |
| VG capacitance                | 4.7 |     | 10  | μF    |
| VG capacitor voltage          | 10  |     |     | V     |



#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 4 and Figure 5, and follow the guidelines below:

- Place the supply bypass capacitors and charge pump capacitors as close to the IC as possible (ideally, place these capacitors on the same PCB layer between VIN and GND, VG and GND, CP1 and CP2, and VCP and VIN).
- 2. Supply bypass capacitors and charge pump capacitors can also be placed on the opposite side of the PCB directly under the IC. Use vias to make these connections.
- 3. Place as much copper on the long pads as possible.
- 4. Place large copper areas on the pads and on the same outer copper layer as the IC.
- 5. Place thermal vias inside the pad area to dissipate heat to the copper layers.
- 6. If via-in-pad construction is not possible, place multiple vias just outside the pad area.



Figure 4: Recommended PCB Layout



Figure 5: Thermal Vias outside the Pads



## TYPICAL APPLICATION CIRCUIT



**Figure 6: Typical Application Circuit** 



### **PACKAGE INFORMATION**

# TQFN-26 (6mmx6mm) Wettable Flank





**TOP VIEW** 

**BOTTOM VIEW** 





#### **SIDE VIEW**

**SECTION A-A** 



#### **NOTE:**

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.

**RECOMMENDED LAND PATTERN** 



## **CARRIER INFORMATION**



| Part Number             | Package              | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------------------|----------------------|-----------|-----------|----------|------------|------------|
|                         | Description          | Reel      | Tube      | Diameter | Tape Width | Tape Pitch |
| MPQ6615GQKTE-<br>AEC1-Z | TQFN-26<br>(6mmx6mm) | 5000      | N/A       | 13in     | 12mm       | 8mm        |



## **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 4/21/2023     | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.