

80A Intelli-Phase<sup>™</sup> DrMOS Solution with Quiet Switcher<sup>™</sup> Technology and 5V PVCC in a TLGA-41 (5mmx6mm) Package

#### DESCRIPTION

The MP87180 is a monolithic half-bridge with built-in internal power MOSFETs and gate drivers. It can achieve up to 80A of continuous output current across a wide input voltage ( $V_{\text{IN}}$ ) range.

The Quiet Switcher<sup>TM</sup> technology (QST) utilizes a proprietary circuit design that can only be achieved in a monolithic architecture to suppress voltage ringing. This technology limits the peak switching voltage to <2V above V<sub>IN</sub>, improving device reliability, lowering EMI, and reducing sensitivity to PCB layout.

The MP87180 offers many features to simplify system design. The device is compatible with tristate pulse-width modulation (PWM) signal controllers, has Accu-Sense<sup>TM</sup> current sensing to monitor the inductor current ( $I_L$ ), and has temperature sensing to report the junction temperature ( $I_J$ ).

The MP87180 is ideal for server and telecommunication applications where efficiency and small size are critical, and is available in a TLGA-41 (5mmx6mm) package.

#### **FEATURES**

- Quiet Switcher<sup>™</sup> Technology (QST) Limits Peak Switching Voltages to <2V above the Input Voltage (V<sub>IN</sub>) with Minimal Reliance on PCB Layout
- Wide 3V to 16V Operating V<sub>IN</sub> Range
- Up to 80A Output Current (I<sub>OUT</sub>)
- 5V PVCC Operation
- Accu-Sense<sup>™</sup> Current Sense (CS)
- Temperature Sense
- Tri-State Pulse-Width Modulation (PWM) Signal Compatible
- Over-Current Protection (OCP)
- Over-Temperature Protection (OTP)
- Fault Reporting
- Available in a TLGA-41 (5mmx6mm) Package

#### **APPLICATIONS**

- Server Core Voltages
- Telecom and Networking Systems
- Power Modules

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### QUIET SWITCHER WAVEFORM

V<sub>IN</sub> = 12V, I<sub>OUT</sub> = 80A, products without QST reach 26.5V





## **TYPICAL APPLICATION**





## ORDERING INFORMATION

| Part Number* | Package           | Top Marking | MSL Rating |
|--------------|-------------------|-------------|------------|
| MP87180GMJTH | TLGA-41 (5mmx6mm) | See Below   | 3          |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP87180GMJTH-Z).

# TOP MARKING (MP87180GMJTH)

MPSYYWW MP87180 LLLLLLL TH

MPS: MPS prefix YY: Year code WW: Week code MP87180: Part number LLLLLL: Lot number

TH: Thin package

## **PACKAGE REFERENCE**





## **PIN FUNCTIONS**

| Pin #                                        | Name     | Descriptions                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 39                                        | NC       | Not connected.                                                                                                                                                                                                                                                                                               |
| 2                                            | AGND     | Analog ground.                                                                                                                                                                                                                                                                                               |
| 3,4                                          | PVCC     | Supply voltage for the 5V input. Decouple the PVCC pin using a $1\mu F$ to $10\mu F$ decoupling capacitor connected to AGND. Connect the AGND and PGND pins at the PVCC capacitor ( $C_{PVCC}$ ).                                                                                                            |
| 5, 7, 8, 9, 20,<br>21, 22, 23,<br>24, 40     | PGND     | Power ground.                                                                                                                                                                                                                                                                                                |
| 6, 41                                        | TP       | Test pin. Float the TP pin.                                                                                                                                                                                                                                                                                  |
| 10, 11, 12,<br>13, 14, 15,<br>16, 17, 18, 19 | SW       | Phase node.                                                                                                                                                                                                                                                                                                  |
| 25, 26, 27,<br>28, 29, 30                    | VIN      | <b>Input voltage.</b> Place the ceramic input capacitors close to the device to support the switching current with reduced parasitic inductance.                                                                                                                                                             |
| 31, 32                                       | PHASE    | <b>Switching node for the bootstrap capacitor connection.</b> The PHASE pin is connected to the SW pin internally.                                                                                                                                                                                           |
| 33                                           | BST      | <b>Bootstrap.</b> The BST pin requires a $0.1\mu F$ to $0.22\mu F$ capacitor to drive the power MOSFET's gate above the input voltage (V <sub>IN</sub> ). Connect the bootstrap (BST) capacitor (C <sub>BST</sub> ) between the BST and PHASE pins to form a floating supply across the power MOSFET driver. |
| 34                                           | PWM      | <b>Pulse-width modulation input.</b> Float the PWM pin or pull PWM to a middle-state to force SW into a high impedance (Hi-Z) state.                                                                                                                                                                         |
| 35                                           | EN       | <b>Enable.</b> Pull the EN pin low to disable the device and place SW in a Hi-Z state.                                                                                                                                                                                                                       |
| 36                                           | TOUT/FLT | <b>Single pin temperature sense and fault reporting.</b> If a fault occurs, the TOUT/FLT pin is pulled up to 3.3V.                                                                                                                                                                                           |
| 37                                           | ID       | <b>Vender ID voltage output.</b> Connect the ID pin to the controller that supports the ID function. Float ID if not used.                                                                                                                                                                                   |
| 38                                           | IOUT     | <b>Current-sense output.</b> The IOUT pin is a bidirectional current output that is proportional to the inductor current ( $I_L$ ). Connect IOUT to the PWM controller's current-sense input. Connect a resistor to a common-mode voltage to form the differential voltage, which is proportional to $I_L$ . |



## **ABSOLUTE MAXIMUM RATINGS (1)**

| Instantaneous current                              | V <sub>IN</sub> to V <sub>PGND</sub> | 0.3V to +24V<br>5V to +32V<br>0.3V to +20V<br>5V to +28V<br>0.3V to +4V<br>3V to +5V<br>0.3V to +6V |
|----------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------|
| Junction temperature150°C<br>Lead temperature260°C | All other pins                       | 0.3V to +3.6V                                                                                       |
|                                                    | Junction temperature                 | 150°C                                                                                               |
|                                                    |                                      |                                                                                                     |

### ESD Ratings

| Human body model (HB   | M)   | Class 1C   |
|------------------------|------|------------|
| Charged device model ( | (CDM | )Class C2B |

## Recommended Operating Conditions (2)

| Input voltage (V <sub>IN</sub> )          | 3V to 16V      |
|-------------------------------------------|----------------|
| Driver voltage (V <sub>PVCC</sub> )       | 4.5V to 5.5V   |
| Operating junction temp (T <sub>J</sub> ) | 40°C to +125°C |

## **Thermal Resistance** (3) (4) **θ**<sub>JB</sub> **θ**<sub>JC</sub>\_**TOP** TLGA-41 (5mmx6mm)......2.5.....2.5.....°C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The device is not guaranteed to function outside of its operating conditions
- 3)  $\theta_{JB}$  is the thermal resistance from the junction to the board around the PGND soldering point.
- 4)  $\theta_{\text{JC\_TOP}}$  is the thermal resistance from the junction to the top of the package.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V, PVCC = 5V, EN = 3.3V,  $T_A$  = 25°C for typical value and  $T_J$  = -40°C to 125°C for max and min values, unless otherwise noted.

| Parameter                                                                 | Symbol            | Condition                                   | Min | Тур | Max | Units |
|---------------------------------------------------------------------------|-------------------|---------------------------------------------|-----|-----|-----|-------|
| Shutdown current                                                          | I <sub>SD</sub>   | V <sub>EN</sub> is low                      |     | 5   |     | μΑ    |
| IPVCC shutdown                                                            |                   | V <sub>EN</sub> is low                      |     | 430 |     | μA    |
| V <sub>IN</sub> under-voltage lockout<br>(UVLO) rising threshold          |                   |                                             |     | 2.5 | 3   | V     |
| V <sub>IN</sub> UVLO hysteresis                                           |                   |                                             |     | 200 |     | mV    |
| PVCC current                                                              | I <sub>PVCC</sub> | PWM is in a Hi-Z state                      |     | 1.5 |     | mA    |
| High-side MOSFET (HS-<br>FET) current limit (5)                           | ILIMIT_TOUT/      | Cycle by cycle, up to 10 cycles             |     | 120 |     | А     |
| Low-side MOSFET (LS-FET) current limit (5)                                |                   | ILIMIT_NEG, cycle by cycle, no fault report |     | -50 |     | А     |
| Negative current limit LS-<br>FET off time <sup>(5)</sup>                 |                   |                                             |     | 200 |     | ns    |
| HS-FET current limit shutdown counter (5)                                 |                   |                                             |     | 10  |     | times |
| SW rising dead time (DT) (5)                                              |                   |                                             |     | 2   |     | ns    |
| SW falling DT <sup>(5)</sup>                                              |                   | Positive inductor current                   |     | 6   |     | ns    |
| Ovv raining D1                                                            |                   | Negative inductor current                   |     | 15  |     | ns    |
| EN input high voltage                                                     |                   |                                             | 1.4 |     |     | V     |
| EN input low voltage                                                      |                   |                                             |     |     | 0.9 | V     |
| PWM high to SW rising delay <sup>(5)</sup>                                |                   | V <sub>EN</sub> = 5V                        |     | 260 |     | μA    |
| PWM low to SW falling delay (5)                                           | trising           |                                             |     | 15  |     | ns    |
| Negative current limit LS-<br>FET off time <sup>(5)</sup>                 | tFALLING          |                                             |     | 15  |     | ns    |
|                                                                           | t∟⊤               |                                             |     | 40  |     | ns    |
| PWM tri-state to SW Hi-Z                                                  | t⊤∟               |                                             |     | 20  |     | ns    |
| delay (5)                                                                 | tнт               |                                             |     | 40  |     | ns    |
|                                                                           | t <sub>TH</sub>   |                                             |     | 20  |     | ns    |
| Minimum PWM pulse width (5)                                               |                   |                                             |     | 15  |     | ns    |
| IOUT sense gain accuracy                                                  |                   | T <sub>J</sub> = 25°C                       | -2  | 0   | +2  | %     |
| IOUT sense gain                                                           | G <sub>IOUT</sub> |                                             |     | 5   |     | μΑ/Α  |
| IOUT voltage range (5)                                                    | V <sub>IOUT</sub> |                                             | 0.7 |     | 2.1 | V     |
| TOUT/FLT sense gain (5)                                                   |                   |                                             |     | 8   |     | mV/°C |
| TOUT/FLT sense offset                                                     |                   | T <sub>J</sub> = 25°C                       |     | 800 |     | mV    |
| Over-temperature protection (OTP) threshold and fault flag <sup>(5)</sup> |                   |                                             |     | 160 |     | °C    |



## **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V, PVCC = 5V, EN = 3.3V,  $T_A$  = 25°C for typical value and  $T_J$  = -40°C to 125°C for max and min values, unless otherwise noted.

| Parameter              | Symbol | Condition               | Min | Тур  | Max | Units |
|------------------------|--------|-------------------------|-----|------|-----|-------|
| PWM source current     |        | $V_{PWM} = 0V$          |     | 500  |     | μΑ    |
| PWM sink current       |        | V <sub>PWM</sub> = 3.3V |     | -500 |     | μΑ    |
| ID source current      |        | V <sub>ID</sub> = 1.1V  |     | 720  |     | μΑ    |
| ID sink current        |        | V <sub>ID</sub> = 1.3V  |     | -200 |     | μΑ    |
| PWM Hi-Z voltage       |        | PWM is in a Hi-Z state  |     | 1.6  |     | V     |
| PWM logic high voltage |        |                         | 2.6 |      |     | V     |
| PWM tri-state range    |        |                         | 1.1 |      | 2.1 | V     |
| PWM logic low voltage  |        |                         |     |      | 0.6 | V     |
| ID voltage             |        |                         | 1.1 | 1.2  | 1.3 | V     |
| ID voltage delay       |        |                         |     | 100  |     | μs    |

#### Note:

## **PWM TIMING DIAGRAM**



**Figure 1: PWM Timing Diagram** 

<sup>5)</sup> Guaranteed by design or characterization data. Not tested in production.



## TYPICAL CHARACTERISTICS









CH1: Vsw 1V/div.

CH3: VIOUT

200mV/div.

CH1: Vsw

5V/div.



CH1: Vsw 3V/div.

## TYPICAL PERFORMANCE CHARACTERISTICS

## **Switching**

 $V_{IN} = 12V$ , L = 100nH, load = 70A



500ns/div.

## **SW Rising Dead Time**

Load = 30A



2.5ns/div.

#### **Current-Sense Output**

Load = 0A



500ns/div.

## **Current-Sense Output**

Load = 30A



500ns/div.

#### **HS-FET Current Limit**



3µs/div.



## **FUNCTIONAL BLOCK DIAGRAM**



Figure 2: Functional Block Diagram



#### **OPERATION**

The MP87180 is an 80A, monolithic half-bridge driver with integrated that is ideally suited for multi-phase buck regulator applications. An external 5V power supply is required to supply the PVCC pin. Once the VIN, PVCC, and EN signals are sufficiently high, the device begins operating.

## **Quiet Switcher™ Technology (QST)**

Quiet Switcher<sup>TM</sup> technology (QST) is a proprietary feedback control architecture that controls the effect of parasitic kickback in the circuit. This suppresses the level of voltage overshoot during fast switching at frequencies up to 1.5MHz.

#### **Pulse-Width Modulation (PWM)**

The pulse-width modulation (PWM) pin can operate as a tri-state input. If the PWM input signal is within the tri-state threshold window (the or  $t_{LT}$ ) for a set time (typically 40ns), the high-side MOSFET (HS-FET) turns off and the low-side MOSFET (LS-FET) enters diode emulation mode. The LS-FET operates in diode emulation mode until zero-current detection (ZCD). The tristate PWM input can come from a forced middlevoltage PWM signal or can be made by floating the PWM pin. The internal current source charges the signal to a middle voltage. See the PWM timing diagram in Figure 1 on page 7 for the propagation delay definition between the PWM and SW pins.

#### **Diode Emulation Mode**

In diode emulation mode, PWM is in a tri-state input. If the inductor current  $(I_L)$  is positive, then the LS-FET turns on. If IL is negative or if IL crosses the ZCD threshold, the LS-FET turns off. Pull PWM to a middle voltage or float PWM to enable diode emulation mode.

#### **Current Sense (CS)**

IOUT is a bidirectional current-source pin that is proportional to I<sub>L</sub>. The current-sense gain (G<sub>IOUT</sub>) is 5µA/A. If necessary, use a resistor to configure the voltage gain so that it is proportional to IL.

The IOUT pin's output has two states (see Table 1). If the output is disabled (EN is low), then the current-sense circuit is disabled, and IOUT is in a high impedance (Hi-Z) state.

**Table 1: IOUT Output States** 

| PWM | EN   | IOUT   |
|-----|------|--------|
| PWM | High | Active |
| Х   | Low  | Hi-Z   |

An IOUT voltage (V<sub>IOUT</sub>) between 0.7V and 2.1V is required to achieve accurate output current (I<sub>OUT</sub>) reporting. A resistor (R<sub>IOUT</sub>) is typically connected between the IOUT pin and a reference voltage (V<sub>CM</sub>) that is capable of sinking small currents, which provide a sufficient voltage to meet the required operating voltage range.

Vcm can be calculated with Equation (1):

$$0.7V < I_{IOUT} \times R_{IOUT} + V_{CM} < 2.1V$$
 (1)

The IOUT pin's current (I<sub>IOUT</sub>) can be calculated with Equation (2):

$$I_{IOUT} = I_{SW} \times G_{IOUT}$$
 (2)

The Intelli-Phase™ CS output is used by the controller to accurately monitor IOUT. The cycleby-cycle current information from IOUT can be used for phase-current balancing, over-current protection (OCP), and active voltage positioning (output voltage droop).

#### **Positive and Negative Inductor Current limit**

If an HS-FET over-current (OC) fault is detected. then the HS-FET turns off for one PWM cycle. If an HS-FET OC fault is detected for ten consecutive cycles, then the HS-FET latches off, the TOUT/FLT pin is pulled to 3.3V, and the LS-FET turns on until ZCD. Release the fault latch by toggling EN, or cycling the power on VIN or PVCC.

If the LS-FET detects a -50A valley current, then the LS-FET turns off and the HS-FET turns on for 200ns to limit the negative current cycle by cycle. The LS-FET negative current limit does not trigger a fault report.

#### Temperature-Sense Output with **Fault** Indication (TOUT/FLT)

The TMON/FLT pin has dual functions. It acts as the device's junction temperature sense and fault detection. These functions are described on page 12.



#### Junction Temperature Sense

If the part is active, then the TOUT/FLT pin voltage output is proportional to the junction temperature ( $T_J$ ). The gain is 8mV/°C with an 800mV offset at 25°C. For example,  $V_{TOUT/FLT}$  is 0.8V at  $T_J = 25$ °C, and is 1.6V at  $T_J = 125$ °C.

#### **Fault Function**

If a fault occurs, TOUT/FLT is pulled to 3.3V to report the fault, regardless of T<sub>J</sub>. After a 200ns delay, PWM's resistance changes accordingly to indicate the fault event.

Table 2 shows the PWM resistance for each fault event.

**Table 2: PWM Resistance for Each Fault Event** 

| Fault Type                  | PWM          |
|-----------------------------|--------------|
| Over-current (OC) fault     | 10kΩ to AGND |
| Over-temperature (OT) fault | 20kΩ to AGND |
| SW to PGND short            | 1kΩ to 3.3V  |

TMON/FLT monitors three different fault events: OC, over-temperature (OT), and SW to PGND short.

 OC fault: Ten consecutive current-limit faults trigger an OC fault. Once a fault occurs, the part latches off to turn off the HS-FET. The LS-FET turns on, then turns off once I<sub>L</sub> reaches 0A. The PWM pin uses a 10kΩ resistor connected to AGND to indicate this fault event.

- 2. OT fault: At  $T_J > 160^{\circ}\text{C}$ , the part latches off to turn off the HS-FET. The LS-FET turns on, then turns off once  $I_L$  reaches 0A. PWM uses a  $20\text{k}\Omega$  resistor connected to AGND to indicate this fault event.
- 3. SW to PGND short: If this fault occurs, the part latches off to turn off the HS-FET. PWM is pulled to 3.3V via a  $1k\Omega$  to indicate this fault event.

Release a fault latch by toggling EN, or cycling the power on VIN or PVCC.

For multi-phase operation, connect the TOUT/FLT pin of each Intelli-Phase<sup>TM</sup> together (see Figure 3).



Figure 3: Multi-Phase Temperature Sense



#### APPLICATION INFORMATION

## **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 4 and follow the guidelines below:

- 1. Place the MLCC input capacitors as close to VIN and PGND as possible.
- Place as many VIN and PGND vias underneath the package as possible. Place these vias between the VIN or PGND long pads.
- 3. Place a VIN copper plane on mid-layer 2 to form the PCB stack (positive/negative/positive) to reduce parasitic impedance from the MLCC input capacitor to the IC.
- 4. Ensure that the copper plane on mid-layer 2 at least covers the VIN vias underneath the package and the MLCC input capacitors.

- Place multiple PGND vias as close to the PGND pin and pad as possible to minimize parasitic resistance, parasitic impedance, and thermal resistance.
- 6. Place the BST and PVCC capacitor as close to the IC's pins as possible.
- Route the BST path using a >20mils trace width. Avoid placing vias on the BST driving path.
- Keep the IOUT signal trace away from highvoltage and high-current slew-rate nodes, such as SW, PWM, the VIN vias, and the PGND vias.



**Placement and Top Layer** 



#### **Placement and Bottom Layer**

### Figure 4: Recommended PCB Layout

Input Capacitor: 0402 Package (Top Side) and 0805 Package (Bottom Side)
Inductor: 10mmx6mm Package
PVCC and BST Capacitors: 0402 Package

Via Size: 20/10mils



## **PACKAGE INFORMATION**

## TLGA-41 (5mmx6mm)



**TOP VIEW** 





RECOMMENDED LAND PATTERN





RECOMMENDED STENCIL OPENING

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
  3) JEDEC REFERENCE IS MO-303.
- 4) DRAWING IS NOT TO SCALE.
  5) THE ACCURACY FOE COMPONENT PLACEMENT SHOULD BE ADJUSTED TO ±30 MICROMETRES.



## **CARRIER INFORMATION**



| Part Number    | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray |      | Carrier<br>Tape Width | Carrier<br>Tape Pitch |
|----------------|------------------------|-------------------|-------------------|-------------------|------|-----------------------|-----------------------|
| MP87180GMJTH-Z | TLGA-41<br>(5mmx6mm)   | 5000              | N/A               | N/A               | 13in | 12mm                  | 8mm                   |



## **REVISION HISTORY**

| Revision # | Revision Date | Description                                                                                             | Pages Updated |
|------------|---------------|---------------------------------------------------------------------------------------------------------|---------------|
| 1.0        | 6/16/2022     | Initial Release                                                                                         | -             |
|            |               | Updated Figure 4                                                                                        | 13            |
| 1.1        | 7/10/2023     | Updated the Recommended Land Pattern and Recommended Stencil Opening in the Package Information section | 14            |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

7/10/2023