# Product Document





# **TCS3701**

**ALS/Color and Proximity Sensor for Use Behind OLED Displays** 

# **General Description**

The TCS3701 features ambient light and color (RGB) sensing in parallel with proximity detection. The device comes in a low-profile and small footprint, L2.5mm x W2.0mm x H0.5mm package.

The Ambient Light and Color Sensing function provides five concurrent ambient light sensing channels: Red, Green, Blue, Clear, and Wideband. The RGB and Clear channels have a UV/IR blocking filter. This architecture accurately measures ambient light and enables the calculation of illuminance, chromaticity, and color temperature to manage display appearance. The Proximity function synchronizes IR emission and detection to sense nearby objects. The internal IR LED driver needs to be connected to an external emitter. The architecture of the engine features self-maximizing dynamic range, ambient light subtraction, advanced crosstalk cancelation, 14-bit data output and interrupt-driven I<sup>2</sup>C communication. Sensitivity, power consumption, and noise can be optimized with adjustable IR LED timing and power. The proximity engine recognizes detect/release events and produces a configurable interrupt whenever the proximity result crosses upper or lower threshold settings.

Ordering Information and Content Guide appear at end of datasheet.



# **Key Benefits & Features**

The benefits and features of TCS3701 are listed below:

Figure 1: **Added Value of Using TCS3701** 

| Benefits                                                   | Features                                                                                                                                                                                                                                                                                                              |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Invisible ALS and color sensing under any glass type       | Configurable, high sensitivity Programmable gain and integration time 1024x dynamic range by gain adjustment only Imlux minimum detectable illuminance (100ms) Tailored ALS and color response UV/IR blocking filter for RGBC channels Wideband reference channel without filters ALS/color interrupt with thresholds |
| Invisible proximity detection behind OLED displays         | <ul> <li>Capable to drive external IR emitter LED or VCSEL</li> <li>Crosstalk and threshold calibration on chip</li> <li>Programmable timings and sensitivity</li> <li>Calibrated LED output power</li> </ul>                                                                                                         |
| Low power consumption and minimum I <sup>2</sup> C traffic | <ul> <li>1.8V<sub>DD</sub> operation</li> <li>Configurable sleep mode</li> <li>Interrupt-driven device</li> <li>On-chip self-calibration of ALS and proximity functions</li> </ul>                                                                                                                                    |
| Integrated status checking for all functions               | Digital and analog ALS saturation flags     Proximity saturation flag                                                                                                                                                                                                                                                 |

# **Applications**

TCS3701 integrates multiple applications within one device. The applications for TCS3701 include:

- Brightness management for displays
- Color management for displays
- Proximity detection
- Touch screen disable

Page 2 Datasheet, Public [v2-00] 2022-Dec-15



# **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: Functional Blocks of TCS3701



Datasheet, PublicPage 3[v2-00] 2022-Dec-15Document Feedback



# **Pin Assignments**

# Device pinout is described below.

Figure 3: Pin Diagram of TCS3701



Figure 4: Pin Description of TCS3701

| Pin Number | Pin Name | Description                                                                                                                            |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VSS      | Ground. All voltages are referenced to VSS/PGND, and both ground pins must be connected to ground.                                     |
| 2          | SCL      | I <sup>2</sup> C serial clock terminal                                                                                                 |
| 3          | SDA      | I <sup>2</sup> C serial data I/O terminal                                                                                              |
| 4          | VDD      | Supply voltage (1.8V)                                                                                                                  |
| 5          | GPIO     | Open-drain general purpose input/output                                                                                                |
| 6          | INT      | Interrupt. Open-drain output plus supports additional output options.                                                                  |
| 7          | NC       | No connect                                                                                                                             |
| 8          | NC       | No connect                                                                                                                             |
| 9          | NC       | No connect                                                                                                                             |
| 10         | NC       | No connect                                                                                                                             |
| 11         | PGND     | Ground. All voltages are referenced to VSS/PGND, and both ground pins must be connected to ground.                                     |
| 12         | LDR      | Connection to internal LED driver. Capable to drive external IR emitter LED or VCSEL. Connect to ground or leave floating if not used. |

#### Note(s):

Page 4Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15

<sup>1.</sup> NC pins do not have an internal electrical connection. For device ESD protection, it is recommended to connect it to ground.



# **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

All voltages with respect to VSS/PGND. Device parameters are guaranteed at  $V_{DD}$  = 1.8 V and  $T_A$  = 25°C unless otherwise noted.

Figure 5: Absolute Maximum Ratings

| Symbol                | Parameter                                 | Min          | Max    | Units | Comments                  |  |  |  |
|-----------------------|-------------------------------------------|--------------|--------|-------|---------------------------|--|--|--|
| Electrical Parameters |                                           |              |        |       |                           |  |  |  |
| V <sub>DD</sub>       | Supply voltage                            | -0.3         | 2.2    |       |                           |  |  |  |
| V <sub>LDR</sub>      | External LED anode supply                 | -0.3         | 3.6    | v     |                           |  |  |  |
| V <sub>IO</sub>       | Digital I/O terminal voltage              | -0.3         | 3.6    |       |                           |  |  |  |
| I <sub>IO</sub>       | Output terminal current                   | -1 20        |        | mA    |                           |  |  |  |
|                       | Elect                                     | rostatic Dis | charge |       |                           |  |  |  |
| ESD <sub>HBM</sub>    | Electrostatic discharge HBM               | ±2           | 000    | V     | JEDEC/ESDA<br>JS-001-2014 |  |  |  |
|                       | Temperature Ranges and Storage Conditions |              |        |       |                           |  |  |  |
| T <sub>STRG</sub>     | Storage temperature range                 | -40          | 85     | °C    |                           |  |  |  |
| T <sub>A</sub>        | Operating temperature range               | -30          | 85     |       |                           |  |  |  |

Figure 6: Recommended Operating Conditions

| Symbol           | Parameter                                     | Min | Тур | Max | Units | Comments |  |  |  |
|------------------|-----------------------------------------------|-----|-----|-----|-------|----------|--|--|--|
|                  | Electrical Parameters                         |     |     |     |       |          |  |  |  |
| V <sub>DD</sub>  | Supply voltage                                | 1.7 | 1.8 | 2.0 | V     |          |  |  |  |
| V <sub>LDR</sub> | External LED anode supply                     |     | 3.3 |     | V     |          |  |  |  |
|                  | Temperature Ranges and Storage Conditions     |     |     |     |       |          |  |  |  |
| T <sub>A</sub>   | Operating free-air temperature <sup>(1)</sup> | -30 | 25  | 70  | °C    |          |  |  |  |

#### Note(s):

1. While the device is operational across the temperature range, functionality will vary with temperature.

Datasheet, PublicPage 5[v2-00] 2022-Dec-15Document Feedback



# **Optical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. Device parameters are guaranteed with  $V_{DD}=1.8\ V$  and  $T_A=25^\circ C$  unless otherwise noted.

Figure 7:
ALS/Color Characteristics of TCS3701, ALS Gain = 128x, Integration Time = 11ms (unless otherwise noted)

| Parameter                                | Conditions                                                      | Min  | Тур   | Max  | Unit                  |
|------------------------------------------|-----------------------------------------------------------------|------|-------|------|-----------------------|
| Dark ADC count value (1)                 | $E_e = 0\mu W/cm^2$<br>ALS gain: 512x<br>Integration time: 98ms | 0    | 0     | 3    | counts                |
|                                          | 0.5x                                                            |      | 1/256 |      |                       |
|                                          | 1x                                                              |      | 1/128 |      |                       |
|                                          | 2x                                                              |      | 1/64  |      |                       |
|                                          | 4x                                                              |      | 1/32  |      |                       |
|                                          | 8x                                                              |      | 1/16  |      |                       |
| ALS gain ratios <sup>(2)</sup>           | 16x                                                             |      | 1/8   |      |                       |
|                                          | 32x                                                             |      | 1/4   |      |                       |
|                                          | 64x                                                             |      | 1/2   |      |                       |
|                                          | 256x                                                            |      | 2.05  |      |                       |
|                                          | 512x                                                            |      | 4.29  |      |                       |
|                                          | 1024x                                                           |      | 8.26  |      |                       |
| Clear channel irradiance responsivity    | (3)                                                             | 53.9 | 63.4  | 72.9 | counts/               |
| Wideband channel irradiance responsivity | White LED, 2700K <sup>(3)</sup>                                 |      | 23.6  |      | (μW/cm <sup>2</sup> ) |
| Lux accuracy (4)                         | White LED, 2700K <sup>(3)</sup>                                 | 90   | 100   | 110  | %                     |
| ADC noise <sup>(5)</sup>                 | White LED, 2700K <sup>(3)</sup><br>Integration time: 100ms      |      | 0.05  |      | %                     |
|                                          | White LED, 2700K                                                | 52   |       | 72   |                       |
| Red/Clear channel ratios                 | Blue LED, $\lambda_D = 465 \text{nm}^{(6)}$                     | 0    |       | 20   |                       |
|                                          | Red LED, $\lambda_D = 615 \text{nm}^{(7)}$                      | 81   |       | 111  | %                     |
|                                          | White LED, 2700K                                                | 21   |       | 42   | ,,                    |
| Green/Clear channel ratios               | Green LED, $\lambda_D = 525 \text{nm}^{(8)}$                    | 63   |       | 86   |                       |
|                                          | Red LED, $\lambda_D = 615$ nm                                   | 0    |       | 20   |                       |

Page 6

Document Feedback

[v2-00] 2022-Dec-15



| Parameter                    | Conditions                     | Min | Тур | Max | Unit |
|------------------------------|--------------------------------|-----|-----|-----|------|
|                              | White LED, 2700K               | 1   |     | 30  |      |
| Blue/Clear channel ratios    | Blue LED, $\lambda_D = 465$ nm | 73  |     | 100 |      |
|                              | Red LED, $\lambda_D = 615$ nm  | 0   |     | 20  | %    |
| Wideband/Clear channel ratio | White LED, 2700K               | 33  |     | 50  |      |
| Wideband/IR channel ratio    | IR LED = 940nm <sup>(9)</sup>  | 12  |     | 22  |      |

#### Note(s):

- 1. The typical 3-sigma distribution shows less than 1 count for an ATIME setting of less than 98ms.
- 2. The ALS gain ratios are calculated relative to ALS gain = 128x and measured with an integration time of 11ms.
- 3. The White LED is an InGaN light-emitting diode with integrated phosphor and the following characteristic: correlated color temperature = 2700K.
- 4. Lux accuracy is an illuminance estimated using the red, green, blue, and clear channels and is not 100% production tested.
- 5. ADC noise is calculated as the standard deviation relative to full scale.
- 6. The Blue LED is an InGaN light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D$  = 465nm, spectral halfwidth  $\Delta \lambda \frac{1}{2} = 22$ nm.
- 7. The Red LED is an AllnGaP light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D$  = 615nm, spectral halfwidth  $\Delta \lambda \frac{1}{2} = 15$ nm.
- 8. The Green LED is an InGaN light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D$  = 525nm, spectral halfwidth  $\Delta \lambda \frac{1}{2} = 35$ nm.
- 9. The IR Emitter shall be an AlGaAs light-emitting diode with a peak wavelength of  $\lambda_P=940 \text{nm}.$

Figure 8: **Proximity Characteristics of TCS3701** 

| Parameter                        | Conditions                                                  | Min | Тур | Max | Unit |
|----------------------------------|-------------------------------------------------------------|-----|-----|-----|------|
| Response, relative variation (1) | PGAIN = 4x PLDRIVE0 = 4mA PPULSE_LEN = 8µs PPULSE = 8 pulse | 75  | 100 | 125 | %    |

#### Note(s):

1. Production tested result is the average of 4 readings expressed relative to a calibrated response. Proximity sensor field is directly illuminated with an external IR-emitter LED with a peak wavelength of  $\lambda_{\text{P}} = 940 \text{nm}$ .

**Datasheet, Public** Page 7 **Document Feedback** 



# **Electrical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

Figure 9: Electrical Characteristics of TCS3701,  $V_{DD} = 1.8 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

| Symbol                | Parameter                         | Conditions                                      | Min  | Тур | Max  | Unit |
|-----------------------|-----------------------------------|-------------------------------------------------|------|-----|------|------|
| I <sub>DD;ALS</sub>   | ALS supply current (1)            | Active ALS state (2)<br>(PON=AEN=1, PEN=0)      |      | 196 | 280  |      |
| I <sub>DD;PROX</sub>  | Proximity supply current (1)      | Active proximity state<br>(PON=PEN=1, AEN=0)    |      | 190 | 260  |      |
| I <sub>DD;IDLE</sub>  | Idle current (1)                  | Idle state <sup>(3)</sup><br>(PON=1, AEN=PEN=0) |      | 40  | 60   | μΑ   |
| I <sub>DD;SLEEP</sub> | Sleep current (1)                 | Sleep state <sup>(4)</sup>                      |      | 0.6 | 5    |      |
| I <sub>LEAK</sub>     | Leakage current                   | Measured on SDA, SCL, INT,<br>GPIO              | -5   |     | 5    |      |
| V <sub>OL</sub>       | INT, SDA, GPIO output low voltage | 6mA sink current                                |      |     | 0.4  |      |
| V <sub>IH</sub>       | SCL, SDA input high voltage       |                                                 | 1.26 |     |      | V    |
| V <sub>IL</sub>       | SCL, SDA input low voltage        |                                                 |      |     | 0.54 |      |
| C <sub>I</sub>        | Input pin capacitance             |                                                 |      | 10  |      | pF   |

#### Note(s):

- 1. Values are shown at the VDD pin and do not include current through the IR LED.
- 2. This parameter indicates the supply current during periods of ALS integration. The ALS gain setting will have an effect on the active supply current. The ALS gain setting used for this parameter is 128x.
- 3. Idle state occurs when PON=1 and all functions are disabled. This parameter is measured with LOWPOWER\_IDLE=1.
- 4. Sleep state occurs when PON = 0 and  $I^2C$  bus is idle. If Sleep state has been entered as the result of operational flow, SAI = 1, PON will remain high.

Page 8Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# **Timing Characteristics**

The timing parameters are specified by design and characterization and are not production tested unless otherwise noted. All parameters are measured with  $V_{DD}=1.8\ V$  and  $T_A=25^{\circ}C$  unless otherwise noted.

Figure 10: I<sup>2</sup>C Timing Characteristics of TCS3701

| Symbol              | Parameter                                                                                   | Min | Тур | Max | Unit |
|---------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>    | I <sup>2</sup> C clock frequency                                                            | 0   |     | 400 | kHz  |
| t <sub>BUF</sub>    | Bus free time between start and stop condition                                              | 1.3 |     |     |      |
| t <sub>HD;STA</sub> | Hold time after (repeated) start condition. After this period, the first clock is generated | 0.6 |     |     |      |
| t <sub>SU;STA</sub> | Repeated start condition setup time                                                         | 0.6 |     |     | μs   |
| t <sub>SU;STO</sub> | Stop condition setup time                                                                   | 0.6 |     |     |      |
| t <sub>LOW</sub>    | SCL clock low period                                                                        | 1.3 |     |     |      |
| t <sub>HIGH</sub>   | SCL clock high period                                                                       | 0.6 |     |     |      |
| t <sub>HD;DAT</sub> | Data hold time                                                                              | 0   |     |     |      |
| t <sub>SU;DAT</sub> | Data setup time                                                                             | 100 |     |     | nc   |
| t <sub>F</sub>      | Clock/data fall time                                                                        |     |     | 300 | ns   |
| t <sub>R</sub>      | Clock/data rise time                                                                        |     |     | 300 |      |

Datasheet, PublicPage 9[v2-00] 2022-Dec-15Document Feedback



Figure 11: Timing Diagram for TCS3701



Figure 12: Functional Timing Characteristics of TCS3701

| Symbol                  | Parameter                      | Min  | Тур  | Max  | Unit |
|-------------------------|--------------------------------|------|------|------|------|
| f <sub>OSC</sub>        | Oscillator clock frequency (1) | 700  | 720  | 740  | kHz  |
| t <sub>OSL</sub>        | Oscillator clock cycle (1)     | 1.35 | 1.39 | 1.43 | us   |
| t <sub>(PROX ADC)</sub> | Proximity ADC conversion time  |      | 20   |      | μ3   |

## Note(s):

1. 100% production tested.

Page 10
Document Feedback

**Datasheet, Public** [v2-00] 2022-Dec-15



# **Typical Operating Characteristics**

Figure 13: **Spectral Responsivity** 



#### Note(s):

1. The spectral responsivities shown in the figure are scaled based on the photodiode area of each channel. The scaling factors used to generate this figure are (relative to CLEAR): 1.7 for WIDEBAND, and 0.28 for IR/PROX. Once scaled, the responsivities are normalized.

**Datasheet, Public** Page 11 **Document Feedback** 



Figure 14: Normalized Angular Response



Figure 15:
Responsivity Temperature Coefficient





Figure 16: Illuminance (Lux) vs. Counts (Clear Channel)



Figure 17:
Recommended 950nm LED Forward Voltage vs. Current



#### Note(s):

 $1. \ The \ LED \ supply \ voltage \ (V_{LEDA}) \ must \ be \ sufficiently \ large \ to \ guarantee \ proper \ operation \ of \ the \ regulated \ current \ sink.$ 

Datasheet, PublicPage 13[v2-00] 2022-Dec-15Document Feedback



# **Detailed Description**

Upon power-up, POR, the device initializes. During initialization (typically 200µs), the device will deterministically send NAK on I<sup>2</sup>C and cannot accept I<sup>2</sup>C transactions. All communication with the device must be delayed, and all outputs from the device must be ignored including interrupts. After initialization, the device enters the SLEEP state. In this operational state the internal oscillator and other circuitry are not active, resulting in ultra-low power consumption. If an I<sup>2</sup>C transaction occurs during this state, the I<sup>2</sup>C core wakes up temporarily to service the communication. Once the Power ON bit, PON, is enabled, the device enters the IDLE state in which the internal oscillator and attendant circuitry are active, but power consumption remains low. Whenever a function is enabled (PEN | AEN = 1) the device exits the IDLE state. If all functions are disabled (PEN = 0 & AEN = 0), the device returns to the IDLE state.

As depicted in Figure 18 and Figure 19, the proximity and CRGBW color sensing functions operate in parallel when enabled (CONCURRENT\_PROX\_AND\_ALS = 1). In addition, when proximity calibration is requested, it will temporarily disable the proximity function. Each function is individually configured (e.g. gain, ADC integration time, wait time, persistence, thresholds, etc.).

If Sleep after Interrupt is enabled (SAI = 1 in register 0xAC), the state machine will enter SLEEP when an interrupt occurs. Entering SLEEP does not automatically change any of the register settings (e.g. PON bit is still high, but the normal operational state is over-ridden by SLEEP state). SLEEP state is terminated when the SAI\_ACTIVE bit is cleared (the status bit is in register 0xA7 and the clear status bit is in register 0xFA).

Page 14Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# **State Machine Diagrams**

Figure 18: Simplified State Diagram



#### Note(s):

1. To access the IR channel, proximity must be disabled (PEN = 0) and SWAP\_PROX\_ALS5 must be set to 1.

Datasheet, PublicPage 15[v2-00] 2022-Dec-15Document Feedback



Figure 19: Detailed State Diagram





# I<sup>2</sup>C Protocol

The device uses I<sup>2</sup>C serial communication protocol for communication. The device supports 7-bit chip addressing and both standard and full-speed clock frequency modes. Read and Write transactions comply with the standard set by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification.

Internal to the device, an 8-bit buffer stores the register address location of the desired byte to read or write. This buffer auto-increments upon each byte transfer and is retained between transaction events (I.e. valid even after the master issues a STOP command and the I<sup>2</sup>C bus is released). During consecutive Read transactions, the future/repeated I<sup>2</sup>C Read transaction may omit the memory address byte normally following the chip address byte; the buffer retains the last register address +1.

All 16-bit fields have a latching scheme for reading and writing. In general it is recommended to use I<sup>2</sup>C bursts whenever possible, especially in this case when accessing two bytes of one logical entity. When reading these fields, the low byte must be read first, and it triggers a 16-bit latch that stores the 16-bit field. The high byte must be read immediately afterwards. When writing to these fields, the low byte must be written first, immediately followed by the high byte. Reading or writing to these registers without following these requirements will cause errors.

A Write transaction consists of a START, CHIP-ADDRESSWRITE, REGISTER-ADDRESS WRITE, DATA BYTE(S), and STOP. Following each byte (9TH clock pulse) the slave places an ACKNOWLEDGE/NOT- ACKNOWLEDGE (ACK/NACK) on the bus. If NACK is transmitted by the slave, the master may issue a STOP.

A Read transaction consists of a START, CHIP-ADDRESSWRITE, REGISTER-ADDRESS, RESTART, CHIP-ADDRESSREAD, DATA BYTE(S), and STOP. Following all but the final byte the master places an ACK on the bus (9TH clock pulse). Termination of the Read transaction is indicated by a NACK being placed on the bus by the master, followed by STOP.

Datasheet, Public Page 17 **Document Feedback** 



# **Register Overview**

The device is controlled and monitored by registers accessed through the I<sup>2</sup>C serial interface. These registers provide device control functions and are read to determine device status and acquire device data.

# **Register Map**

The register set is summarized in Figure 20. The values of all registers and fields that are listed as reserved or are not listed must not be changed at any time. The power-on reset values of each bit are indicated in these columns. Two-byte fields are always latched with the low byte followed by the high byte.

Figure 20: Register Map

| Addr | Name    | Туре   | Description                            | Reset |
|------|---------|--------|----------------------------------------|-------|
| 0x80 | ENABLE  | R/W    | Enable device states                   | 0x00  |
| 0x81 | ATIME   | R/W    | ALS integration time                   | 0x00  |
| 0x82 | PTIME   | R/W    | Proximity time                         | 0x00  |
| 0x83 | WTIME   | R/W    | Wait time                              | 0x00  |
| 0x84 | AILT    | R/W    | ALS interrupt low threshold            | 0x00  |
| 0x85 | AILI    | IN/ VV | ALS interrupt low tilleshold           | 0x00  |
| 0x86 | AIHT    | R/W    | ALS interrupt high threshold           | 0x00  |
| 0x87 | АПТ     | IN/ VV | ALS interrupt high threshold           | 0x00  |
| 0x88 | PILT0   | R/W    | Proximity interrupt low threshold zero | 0x00  |
| 0x89 | PILIO   | K/VV   | Proximity interrupt low threshold zero | 0x00  |
| 0x8A | PILT1   | R/W    | Proximity interrupt low threshold one  | 0x00  |
| 0x8B | FILIT   | IN/ VV | Proximity interrupt low timeshold one  | 0x00  |
| 0x8C | PIHT0   | R/W    | Proximity high threshold zero          | 0x00  |
| 0x8D | FIIIIO  | 17/ VV | Froximity high threshold zero          | 0x00  |
| 0x8E | PIHT1   | R/W    | Proximity high threshold one           | 0x00  |
| 0x8F | FIRIT   | IN/ VV | Proximity high threshold one           | 0x00  |
| 0x90 | AUXID   | R      | Auxiliary identification               | 0x02  |
| 0x91 | REVID   | R      | Revision identification                | 0x31  |
| 0x92 | ID      | R      | Device identification                  | 0x18  |
| 0x93 | STATUS  | R/W    | Device status one                      | 0x00  |
| 0x94 | ASTATUS | R      | ALS status                             | 0x00  |

Page 18Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



| Addr | Name    | Туре | Description                 | Reset |
|------|---------|------|-----------------------------|-------|
| 0x95 | ADATA0  | R    | ALS channel zero data       | 0x00  |
| 0x96 | ADATAU  | , n  | ALS Charmer zero data       | 0x00  |
| 0x97 | ADATA1  | R    | ALS channel one data        | 0x00  |
| 0x98 | ADAIAT  | , n  | ALS CHAINEI ONE data        | 0x00  |
| 0x99 | ADATA2  | R    | ALS channel two data        | 0x00  |
| 0x9A | ADATAZ  | , n  | ALS CHAINEI two data        | 0x00  |
| 0x9B | ADATA3  | R    | ALS channel three data      | 0x00  |
| 0x9C | ADATAS  | , n  | ALS Chainer three data      | 0x00  |
| 0x9D | ADATA4  | R    | ALS channel four data       | 0x00  |
| 0x9E | ADATA4  | , n  | ALS Chainer four data       | 0x00  |
| 0x9F | ADATA5  | R    | ALS channel five data       | 0x00  |
| 0xA0 | ADATAS  | , n  | ALS CHAINEI IIVE data       | 0x00  |
| 0xA1 | PDATA   | R    | Provincity data             | 0x00  |
| 0xA2 | PDAIA   | , n  | Proximity data              | 0x00  |
| 0xA3 | STATUS2 | R/W  | Device status two           | 0x00  |
| 0xA4 | STATUS3 | R/W  | Device status three         | 0x08  |
| 0xA5 | STATUS4 | R/W  | Device status four          | 0x00  |
| 0xA7 | STATUS6 | R/W  | Device status six           | 0x00  |
| 0xA9 | CFG0    | R/W  | Configuration zero          | 0x00  |
| 0xAA | CFG1    | R/W  | Configuration one           | 0x09  |
| 0xAC | CFG3    | R/W  | Configuration three         | 0x0C  |
| 0xAD | CFG4    | R/W  | Configuration four          | 0x00  |
| 0xAF | CFG6    | R/W  | Configuration six           | 0x00  |
| 0xB1 | CFG8    | R/W  | Configuration eight         | 0x80  |
| 0xB3 | CFG10   | R/W  | Configuration ten           | 0xF2  |
| 0xB4 | CFG11   | R/W  | Configuration eleven        | 0x40  |
| 0xB5 | CFG12   | R/W  | Configuration twelve        | 0x00  |
| 0xB7 | CFG14   | R/W  | Configuration fourteen      | 0x00  |
| 0xB8 | PCFG1   | R/W  | Proximity configuration one | 0x00  |
| 0xB9 | PCFG2   | R/W  | Proximity configuration two | 0x00  |



| Addr | Name         | Туре | Description                    | Reset |
|------|--------------|------|--------------------------------|-------|
| 0xBB | PCFG4        | R/W  | Proximity configuration four   | 0x02  |
| 0xBC | PCFG5        | R/W  | Proximity configuration five   | 0x4F  |
| 0xBD | PERS         | R/W  | Persistence configuration      | 0x00  |
| 0xBE | GPIO         | R/W  | GPIO configuration             | 0x02  |
| 0xC7 | POFFSET      | R/W  | Proximity offset               | 0x00  |
| 0xC8 | POFFSET      | K/VV | Proximity onset                | 0x00  |
| 0xCA | ASTEP        | R/W  | ALC integration step size      | 0xE7  |
| 0xCB | ASTEP        | r/vv | ALS integration step size      | 0x03  |
| 0xCF | AGC_GAIN_MAX | R/W  | Maximum AGC gains              | 0x99  |
| 0xD0 | DVAVC        | R/W  | Proximity average              | 0x00  |
| 0xD1 | PXAVG        | K/VV |                                | 0x00  |
| 0xD2 | PBSLN        | R/W  | Proximity baseline             | 0x00  |
| 0xD3 | PBSLIN       | K/VV |                                | 0x00  |
| 0xD6 | AZ_CONFIG    | R/W  | Autozero configuration         | 0xFF  |
| 0xEA | CALIB        | R/W  | Calibration start              | 0x00  |
| 0xEB | CALIBCFG0    | R/W  | Calibration configuration zero | 0x00  |
| 0xEC | CALIBCFG1    | R/W  | Calibration configuration one  | 0x0C  |
| 0xED | CALIBCFG2    | R/W  | Calibration configuration two  | 0x00  |
| 0xEE | CALIBSTAT    | R/W  | Calibration status             | 0x00  |
| 0xF9 | INTENAB      | R/W  | Enable interrupts              | 0x00  |
| 0xFA | CONTROL      | R/W  | Control                        | 0x00  |

Page 20 Document Feedback



# **Register Descriptions**

## Power, Enable, and Operation

The enable register has fields that power on the device and enable the functions. To operate the device, first set all configuration fields for all functions, then set PON = 1, and finally enable functions. Changing configuration register values while functions are operating may result in invalid results. PEN and AEN require PON to be asserted for each respective function to operate correctly. When PEN or AEN are asserted, the visible bit is only updated when the state machine has completed the process of enabling the associated function.

Figure 21: ENABLE

| Addr: 0x80 |          | ENABLE     |     |                                                                                                                                                                                                                                                        |  |  |
|------------|----------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit        | Field    | Reset Type |     | Bit Description                                                                                                                                                                                                                                        |  |  |
| 7          | Reserved | 0          |     |                                                                                                                                                                                                                                                        |  |  |
| 6          | Reserved | 0          |     |                                                                                                                                                                                                                                                        |  |  |
| 5:4        | Reserved | 0          |     |                                                                                                                                                                                                                                                        |  |  |
| 3          | WEN      | 0          | R/W | <b>Wait Enable.</b> Writing a 1 activates the wait timer. Writing a 0 disables the wait timer.                                                                                                                                                         |  |  |
| 2          | PEN      | 0          | R/W | <b>Proximity Enable.</b> Writing a 1 enables proximity. Writing a 0 disables proximity.                                                                                                                                                                |  |  |
| 1          | AEN      | 0          | R/W | <b>ALS Enable.</b> Writing a 1 enables ALS/Color. Writing a 0 disables ALS/Color.                                                                                                                                                                      |  |  |
| 0          | PON      | 0          | R/W | Power ON. When asserted, the internal oscillator is activated, allowing timers and ADC channels to operate. Writing a 0 disables the oscillator and clears PEN and AEN. Only set this bit after all other registers have been initialized by the host. |  |  |

#### Note(s):

1. Return to the Register Map (0x80).

Datasheet, PublicPage 21[v2-00] 2022-Dec-15Document Feedback



Figure 22: CALIB

| Addr: 0xEA |                    | CALIB      |      |                                                                                                                                                                                                                                                                                                                                                   |  |
|------------|--------------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Field              | Reset Type |      | Bit Description                                                                                                                                                                                                                                                                                                                                   |  |
| 7:1        | Reserved           | 0          |      |                                                                                                                                                                                                                                                                                                                                                   |  |
| 0          | START_OFFSET_CALIB | 0          | PUSH | Start Offset Calibration. Starts the proximity offset register calibration routine. Results are stored in the Proximity Offset Registers (0xC7 – 0xC8). The CALIB_FINISHED flag is asserted when calibration is complete and an interrupt (CINT) is asserted if CIEN is set. Calibration can be stopped immediately by writing a 0 to this field. |  |

#### Note(s):

1. Return to the Register Map (0xEA).

Figure 23: INTENAB

| А   | ddr: 0xF9 | INTENAB |      |                                                                                                                                                                      |
|-----|-----------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field     | Reset   | Туре | Bit Description                                                                                                                                                      |
| 7   | ASIEN     | 0       | R/W  | ALS Saturation Interrupt Enable. When asserted permits ALS saturation interrupts to be generated.                                                                    |
| 6   | PSIEN     | 0       | R/W  | <b>Proximity Saturation Interrupt Enable.</b> When asserted permits proximity saturation interrupts to be generated.                                                 |
| 5   | PIEN1     | 0       | R/W  | <b>Proximity Interrupt One Enable.</b> When asserted permits proximity one interrupts to be generated, subject to the proximity thresholds and persistence filter.   |
| 4   | PIEN0     | 0       | R/W  | <b>Proximity Interrupt Zero Enable.</b> When asserted permits proximity zero interrupts to be generated, subject to the proximity thresholds and persistence filter. |
| 3   | AIEN      | 0       | R/W  | <b>ALS Interrupt Enable.</b> When asserted permits ALS interrupts to be generated, subject to the ALS thresholds and persistence filter.                             |
| 2   | Reserved  | 0       |      |                                                                                                                                                                      |
| 1   | CIEN      | 0       | R/W  | <b>Calibration Interrupt Enable.</b> When asserted permits calibration interrupts to be generated.                                                                   |
| 0   | SIEN      | 0       | R/W  | <b>System Interrupt Enable.</b> When asserted permits system interrupts to be generated.                                                                             |

# Note(s):

1. Return to the Register Map (0xF9).

Page 22Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## Figure 24: **CONTROL**

|     | Addr: 0xFA       | CONTROL                    |     |                                                                                                                                        |  |
|-----|------------------|----------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Field            | Reset Type Bit Description |     | Bit Description                                                                                                                        |  |
| 7:3 | Reserved         | 0                          |     |                                                                                                                                        |  |
| 2   | ALS_MANUAL_AZ    | 0                          | R/W | <b>ALS Manual Autozero.</b> Starts a manual autozero of the ALS engines. Set AEN = 0 before starting a manual autozero for it to work. |  |
| 1   | Reserved         | 0                          |     |                                                                                                                                        |  |
| 0   | CLEAR_SAI_ACTIVE | 0                          | R/W | <b>Clear Sleep-After-Interrupt Active.</b> Clears SAI_ACTIVE, ends sleep, and restarts device operation.                               |  |

#### Note(s):

1. Return to the Register Map (0xFA).

#### Identification

The identification registers provide auxiliary identification for special cases, wafer revision data, and device identification. All identification registers are read only.

Figure 25: **Identification Registers** 

| Bits | Addr | Field | Description                      |
|------|------|-------|----------------------------------|
| 7:0  | 0x90 | AUXID | Auxiliary Identification (0x02). |
| 7:0  | 0x91 | REVID | Revision Identification (0x31).  |
| 7:0  | 0x92 | ID    | Device Identification (0x18).    |

#### Note(s):

1. Return to the Register Map (0x90, 0x91, 0x92).

**Datasheet, Public** Page 23 Document Feedback



## **ALS Configuration**

The ALS/color integration time is set using the ATIME field and ASTEP field (ASTEP register). The ALS integration time, in milliseconds, is equal to (ATIME + 1)  $\times$  (ASTEP + 1) / 360. The reset value for ASTEP is 999 (2.78ms), and the recommended configuration for these two fields is ASTEP = 599 and ATIME = 29, which results in an integration time of 50ms. The ALS integration time also establishes the full scale ADC range, which is equal to (ATIME + 1)  $\times$  (ASTEP + 1).

If wait is enabled (WEN = 1), each new ALS sample is started based on WTIME. It is necessary for WTIME to be sufficiently large for ALS integration and any other functions to be completed within the time frame. The device will warn the user if the timing is configured incorrectly. If WTIME is too short, then ALS\_TRIGGER\_ERROR will be 1.

Figure 26: ATIME

| Addr: 0x81 |       |            | ATIME                                                                 |             |                      |  |  |
|------------|-------|------------|-----------------------------------------------------------------------|-------------|----------------------|--|--|
| Bit        | Field | Reset      | Type                                                                  | Description |                      |  |  |
|            |       |            | <b>ALS Integration Time.</b> Sets the integration steps from 1 to 256 |             |                      |  |  |
|            |       |            | R/W                                                                   | VALUE       | INTEGRATION TIME     |  |  |
| 7:0        | ATIME | ATIME 0x00 |                                                                       | 0           | ASTEP                |  |  |
|            |       |            |                                                                       | n           | $ASTEP \times (n+1)$ |  |  |
|            |       |            |                                                                       | 255         | 256 × ASTEP          |  |  |

#### Note(s):

1. Return to the Register Map (0x81).

Page 24Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# Figure 27: **ASTEP**

| А    | ddr: 0x82 |       |                                                                                                                                     |                           |  |  |  |  |
|------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|
| Bits | Field     | Reset | Description                                                                                                                         |                           |  |  |  |  |
| 7:0  |           | 0xE7  | 0xE7 ALS Integration Time Step Size. Sets the integration time per increments of 2.78µs. The default value is 999. Type is read/wri |                           |  |  |  |  |
|      |           |       | VALUE                                                                                                                               | STEP SIZE                 |  |  |  |  |
|      | ASTEP     | 0x03  | 0                                                                                                                                   | 2.78μs                    |  |  |  |  |
|      |           |       | n                                                                                                                                   | $2.78 \mu s \times (n+1)$ |  |  |  |  |
| 15:8 |           |       | 599                                                                                                                                 | 1.67ms                    |  |  |  |  |
|      |           |       | 999                                                                                                                                 | 2.78ms                    |  |  |  |  |
|      |           |       | 17999                                                                                                                               | 50ms                      |  |  |  |  |
|      |           |       | 65535                                                                                                                               | 182ms                     |  |  |  |  |

# Note(s):

1. Return to the Register Map (0xCA, 0xCB).

# Figure 28:

WTIME

| A   | ddr: 0x83 | WTIME                  |     |                                                            |                |  |
|-----|-----------|------------------------|-----|------------------------------------------------------------|----------------|--|
| Bit | Field     | Reset Type Description |     |                                                            |                |  |
|     |           |                        |     | Wait Time. Sets the sample rate of the ALS/color function. |                |  |
|     |           |                        |     | VALUE                                                      | TIME           |  |
| 7:0 | WTIME     | 0x00                   | R/W | 0                                                          | 2.78ms         |  |
|     |           |                        |     | n                                                          | 2.78ms × (n+1) |  |
|     |           |                        |     | 255                                                        | 711ms          |  |

# Note(s):

1. Return to the Register Map (0x83).

Datasheet, Public Page 25 [v2-00] 2022-Dec-15 Document Feedback



ALS level detection uses data generated by the ADC Channel X. The channel can be selected via ALS\_TH\_CHANNEL (see CFG12). The ALS Interrupt Threshold registers provide 16-bit values to be used as the high and low thresholds for comparison to the 16-bit ADATAX values. If AIEN is enabled and ADATAX is not between AILT and AIHT for the number of consecutive samples specified in APERS an interrupt is asserted on the interrupt pin. These registers are read/write.

Figure 29: ALS Interrupt Thresholds

| Bits | Addr | Field  | Description                   |  |  |
|------|------|--------|-------------------------------|--|--|
| 7:0  | 0x84 | AILT   | ALS Interrupt Low Threshold.  |  |  |
| 15:8 | 0x85 | 71121  | ALS Interrupt Low Tilleshold. |  |  |
| 7:0  | 0x86 | AIHT   | ALS Interrupt High Threshold. |  |  |
| 15:8 | 0x87 | All II |                               |  |  |

#### Note(s):

1. Return to the Register Map (0x84, 0x85, 0x86, 0x87).

Page 26Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# Figure 30: CFG1

|     | Addr: 0xAA |       | CFG1   |                              |           |  |  |  |
|-----|------------|-------|--------|------------------------------|-----------|--|--|--|
| Bit | Field      | Reset | Туре   | Bit De                       | scription |  |  |  |
| 7:5 | Reserved   | 0     |        |                              |           |  |  |  |
|     |            |       |        | ALS Gain. Sets the ALS sensi | itivity.  |  |  |  |
|     |            |       |        | VALUE                        | GAIN      |  |  |  |
|     |            |       |        | 0                            | 0.5x      |  |  |  |
|     |            |       |        | 1                            | 1x        |  |  |  |
|     |            |       |        | 2                            | 2x        |  |  |  |
|     |            |       |        | 3                            | 4x        |  |  |  |
| 4:0 | AGAIN      | 9     | R/W    | 4                            | 8x        |  |  |  |
| 4.0 | Adaliv     | 9     | 11/ VV | 5                            | 16x       |  |  |  |
|     |            |       |        | 6                            | 32x       |  |  |  |
|     |            |       |        | 7                            | 64x       |  |  |  |
|     |            |       |        | 8                            | 128x      |  |  |  |
|     |            |       |        | 9                            | 256x      |  |  |  |
|     |            |       |        | 10                           | 512x      |  |  |  |
|     |            |       |        | 11                           | 1024x     |  |  |  |

# Note(s):

1. Return to the Register Map (0xAA).

Datasheet, PublicPage 27[v2-00] 2022-Dec-15Document Feedback



Figure 31: CFG10

|     | Addr: 0xB3           | CFG10 |      |                                                                                                                                                         |                                                                                  |  |
|-----|----------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|
| Bit | Field                | Reset | Туре | Bit Description                                                                                                                                         |                                                                                  |  |
|     |                      |       |      | ALS AGC High Hysteresis.<br>threshold at which AGAIN i<br>mode is enabled. The thres<br>calculated internally as a pe<br>that full-scale is equal to (A | s reduced when ALS AGC<br>hold is automatically<br>crcentage of full-scale. Note |  |
| 7:6 | ALS_AGC_HIGH_HYST    | 3     | R/W  | VALUE                                                                                                                                                   | SIGNAL                                                                           |  |
|     |                      |       | .,   | 0                                                                                                                                                       | 50%                                                                              |  |
|     |                      |       |      | 1                                                                                                                                                       | 62.5%                                                                            |  |
|     |                      |       |      | 2                                                                                                                                                       | 75%                                                                              |  |
|     |                      |       |      | 3                                                                                                                                                       | 87.5%                                                                            |  |
|     |                      |       |      | at which AGAIN is increased<br>enabled. The threshold is a<br>internally as a percentage of<br>full-scale is equal to (ATIME                            | d when ALS AGC mode is utomatically calculated of full-scale. Note that          |  |
| 5:4 | ALS_AGC_LOW_HYST     | 3     | R/W  | VALUE                                                                                                                                                   | SIGNAL                                                                           |  |
| 3.1 | /\tes_/\de_LoW_III3! | 3     |      | 0                                                                                                                                                       | 12.5%                                                                            |  |
|     |                      |       |      | 1                                                                                                                                                       | 25%                                                                              |  |
|     |                      |       |      | 2                                                                                                                                                       | 37.5%                                                                            |  |
|     |                      |       |      | 3                                                                                                                                                       | 50%                                                                              |  |
| 3   | Reserved             | 0     |      |                                                                                                                                                         |                                                                                  |  |
| 2:0 | Reserved             | 2     |      |                                                                                                                                                         |                                                                                  |  |

#### Note(s):

1. Return to the Register Map (0xB3).

Figure 32: CFG12

|     | Addr: 0xB5 | CFG12 |      |                 |  |  |
|-----|------------|-------|------|-----------------|--|--|
| Bit | Field      | Reset | Type | Bit Description |  |  |
| 7:3 | Reserved   | 0     |      |                 |  |  |

Page 28Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



|     | Addr: 0xB5         | CFG12 |        |                                                                                                                                                                 |                                                                                                                                                              |          |  |  |
|-----|--------------------|-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|
| Bit | Field              | Reset | Type   | Bit Description                                                                                                                                                 |                                                                                                                                                              |          |  |  |
|     |                    |       |        | <b>ALS Thresholds Channel.</b> Sets the channel used by interrupts, persistence, and the ALS AGC, if enabled, to determine device status and ALS gain settings. |                                                                                                                                                              |          |  |  |
|     |                    |       |        | VALUE CHANNEL DEFAULT                                                                                                                                           | DEFAULT                                                                                                                                                      |          |  |  |
| 2:0 | ALS_TH_CHANNEL     | 0     | R/W    | 0                                                                                                                                                               | 0                                                                                                                                                            | CLEAR    |  |  |
| 2.0 | ALS_III_CII/IIIIEE |       | 10, 44 | 1                                                                                                                                                               | 1                                                                                                                                                            | DEFAULT  |  |  |
|     |                    |       |        | 2                                                                                                                                                               | nolds Channel. Sets the channel use persistence, and the ALS AGC, if enable device status and ALS gain settings.  CHANNEL DEFA  0 CLE/  1 REI  2 GREI  3 BLU | GREEN    |  |  |
|     |                    |       |        | 3                                                                                                                                                               | 3                                                                                                                                                            | BLUE     |  |  |
|     |                    |       |        | 4                                                                                                                                                               | 4                                                                                                                                                            | WIDEBAND |  |  |

## Note(s):

1. Return to the Register Map (0xB5).

ALS autozero configuration is used to set how often the ALS engine offsets are reset to compensate for changes in device temperature.

Figure 33: AZ\_CONFIG

|     | Addr: 0xD6       |       | AZ_CONFIG |                                                                                                                   |                                          |  |  |  |
|-----|------------------|-------|-----------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|--|
| Bit | Field            | Reset | Туре      |                                                                                                                   | Bit Description                          |  |  |  |
|     |                  |       |           | <b>ALS Autozero Frequency.</b> Sets the frequency at which the device performs autozero of the ALS pulse counter. |                                          |  |  |  |
|     |                  |       |           | VALUE                                                                                                             | AUTOZERO FREQUENCY                       |  |  |  |
|     |                  |       |           | 0                                                                                                                 | Never                                    |  |  |  |
|     |                  |       |           | 1                                                                                                                 | Every cycle  Every 2 cycles              |  |  |  |
| 7:0 | AZ_NTH_ITERATION | 255   | R/W       | 2                                                                                                                 |                                          |  |  |  |
|     |                  |       |           |                                                                                                                   | Every (AZ_NTH_ITERATION) cycles          |  |  |  |
|     |                  |       |           | 253                                                                                                               | Every 253 cycles                         |  |  |  |
|     |                  |       |           | 254                                                                                                               | Every 254 cycles                         |  |  |  |
|     |                  |       |           | 255                                                                                                               | Only once (before 1 <sup>st</sup> cycle) |  |  |  |

# Note(s):

1. Return to the Register Map (0xD6).

Datasheet, PublicPage 29[v2-00] 2022-Dec-15Document Feedback



Figure 34: AGC\_GAIN\_MAX

|     | Addr: 0xCF    | AGC_GAIN_MAX |      |                                                                                                                                                                                   |  |  |
|-----|---------------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Field         | Reset        | Type | Bit Description                                                                                                                                                                   |  |  |
| 7:4 | Reserved      | 9            | R/W  |                                                                                                                                                                                   |  |  |
| 3:0 | AGC_AGAIN_MAX | 9            | R/W  | ALS AGC Gain Max. Sets the maximum gain for the ALS AGC engine to 2 <sup>(AGC_AGAIN_MAX - 1)</sup> . Reset value is 9 (256x). This field has a range from 0 (0.5x) to 11 (1024x). |  |  |

#### Note(s):

1. Return to the Register Map (0xCF).

# **Proximity Configuration**

Proximity can be executed with its own sample rate independent of and parallel to ALS/color integration. In this case, PTIME is ignored and the proximity state is executed before each ALS/color cycle. If PTIME is too short for the number of pulses and pulse length configured for proximity, PROX\_TRIGGER\_ERROR will be 1.

Figure 35: PTIME

| Addr: 0x82 |       | PTIME |      |                                                                  |                    |  |
|------------|-------|-------|------|------------------------------------------------------------------|--------------------|--|
| Bit        | Field | Reset | Туре | Description                                                      |                    |  |
|            |       |       |      | <b>Proximity Sample Time.</b> Sets the sample rate of proximity. |                    |  |
|            |       |       |      | VALUE TIME                                                       | TIME               |  |
| 7:0        | PTIME | 0x00  | R/W  | 0                                                                | <b>TIME</b> 2.78ms |  |
|            |       |       |      | n                                                                | 2.78ms × (n+1)     |  |
|            |       |       |      | 255                                                              | 711ms              |  |

#### Note(s):

1. Return to the Register Map (0x82).

Page 30Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



The Proximity Interrupt Threshold Registers set the high and low trigger points for the comparison function which generates an interrupt. Interrupt generation is subject to the value set in persistence filter (PPERS). These registers are read/write.

Figure 36: Proximity Interrupt Thresholds

| Bits | Addr | Field | Description                             |  |  |  |
|------|------|-------|-----------------------------------------|--|--|--|
| 7:0  | 0x88 | PILTO | Proximity Interrupt Low Threshold Zero  |  |  |  |
| 15:8 | 0x89 | TILIO | Froximity interrupt Low Tilleshold Zelo |  |  |  |
| 7:0  | 0x8A | PILT1 | Proximity Interrupt Low Threshold One   |  |  |  |
| 15:8 | 0x8B | 11611 |                                         |  |  |  |
| 7:0  | 0x8C | PIHT0 | Proximity Interrupt High Threshold Zero |  |  |  |
| 15:8 | 0x8D | 11110 | Froximity interrupt riigh mieshold zero |  |  |  |
| 7:0  | 0x8E | PIHT1 | Proximity Interrupt High Threshold One  |  |  |  |
| 15:8 | 0x8F | FIIII | Troximity interrupt riigh mieshold One  |  |  |  |

#### Note(s):

1. Return to the Register Map (0x88, 0x89, 0x8A, 0x8B, 0x8C, 0x8D, 0x8E, 0x8F).

The proximity configuration registers include fields used to control proximity operation.

Figure 37: CFG14

|     | Addr: 0xB7              | CFG14 |      |                                                                                                                                                                                                                     |  |
|-----|-------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Field                   | Reset | Туре | Bit Description                                                                                                                                                                                                     |  |
| 7   | Reserved                | 0     |      |                                                                                                                                                                                                                     |  |
| 6   | AUTO_CO_CAL_EN          | 0     | R/W  | Automatic Coarse Calibration Enable. If asserted, the coarse offset range is calibrated automatically.                                                                                                              |  |
| 5   | EN_PRX_OFFSET_<br>RANGE | 0     | R/W  | Coarse Offset Range Enable. If asserted, the coarse offset range is enabled.                                                                                                                                        |  |
| 4:0 | PRX_OFFSET_COARSE       | 0     | R/W  | <b>Proximity Offset Range.</b> If AUTO_CO_CAL_EN and EN_PRX_OFFSET_RANGE are enabled, the offset range is set automatically and can be read here. If they are not enabled, the user programs the offset range here. |  |

#### Note(s):

Datasheet, PublicPage 31[v2-00] 2022-Dec-15Document Feedback

<sup>1.</sup> Using features described in CFG14 may lead to malfunction if not properly applied. Please contact ams OSRAM application support for help.

<sup>2.</sup> Return to the Register Map (0xB7).



Figure 38: PCFG1

| Addr: 0xB8 |                            | PCFG1 |       |                                                                                                                                                                                                                               |                                                                                                                                                                |  |
|------------|----------------------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Field                      | Reset | Туре  | Bit Description                                                                                                                                                                                                               |                                                                                                                                                                |  |
| 7          | HXTALK_MODE2               | 0     | R/W   | <b>High Crosstalk Mode.</b> If asserted, the proximity engine uses a 10-bit output mode intended for extremely high optical crosstalk systems. HXTALK_MODE1 and HXTALK_MODE2 must both be asserted for this function to work. |                                                                                                                                                                |  |
| 6:3        | Reserved                   | 0     |       |                                                                                                                                                                                                                               |                                                                                                                                                                |  |
| 2          | PROX_FILTER_<br>DOWNSAMPLE | 0     | R/W   | <b>Proximity Filter Downsample.</b> Sets how often proximity results are checked for interrupts and persistence when PROX_FILTER is enabled.                                                                                  |                                                                                                                                                                |  |
|            |                            |       |       | n. The average is<br>the result is upda<br>(PROX_FILTER_D                                                                                                                                                                     | Selects the filter size for proximity, a moving window of length $n$ , and ated and used either every cycle OWNSAMPLE = 0) or every $n$ cycles OWNSAMPLE = 1). |  |
| 1:0        | PROX FILTER                | 0     | R/W   | VALUE                                                                                                                                                                                                                         | FILTER LENGTH                                                                                                                                                  |  |
|            |                            |       | 10,00 | 0                                                                                                                                                                                                                             | 1                                                                                                                                                              |  |
|            |                            |       |       | 1                                                                                                                                                                                                                             | 2                                                                                                                                                              |  |
|            |                            |       |       | 2                                                                                                                                                                                                                             | 4                                                                                                                                                              |  |
|            |                            |       |       | 3                                                                                                                                                                                                                             | 8                                                                                                                                                              |  |

## Note(s):

1. Return to the Register Map (0xB8).

Page 32Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# Figure 39: PCFG2

| Addr: 0xB9 |          | PCFG2 |      |                                                                                                                                                                                                                                                                     |                    |  |
|------------|----------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|
| Bit        | Field    | Reset | Туре | Bit Description                                                                                                                                                                                                                                                     |                    |  |
| 7          | Reserved | 0     |      |                                                                                                                                                                                                                                                                     |                    |  |
|            |          |       |      | Proximity LED Drive Strength Zero. Configures nominal LED current used for an internal proximity measurement linearly in steps of 2mA (actual current depends on factory-configuration of LED drive strength). The LED drive strength is equal to 2 × PLDRIVE0 + 4. |                    |  |
| 6.0        | PLDRIVE0 | 0     | R/W  | VALUE                                                                                                                                                                                                                                                               | LED STRENGTH       |  |
| 6:0        |          |       |      | 0                                                                                                                                                                                                                                                                   | 4mA                |  |
|            |          |       |      | 1                                                                                                                                                                                                                                                                   | 6mA                |  |
|            |          |       |      |                                                                                                                                                                                                                                                                     | 2mA×PLDRIVE0 + 4mA |  |
|            |          |       |      | 126                                                                                                                                                                                                                                                                 | 256mA              |  |
|            |          |       |      | 127                                                                                                                                                                                                                                                                 | 258mA              |  |

## Note(s):

- 1. If PLDRIVEO\_HALF bit is asserted, the LED drive current is divided by 2.
- 2. Return to the Register Map (0xB9).

# Figure 40: PCFG4

| Addr: 0xBB |               |       |      | PCFG4                                                              |
|------------|---------------|-------|------|--------------------------------------------------------------------|
| Bit        | Field         | Reset | Type | Bit Description                                                    |
| 7:4        | Reserved      | 0     |      |                                                                    |
| 3          | PLDRIVE0_HALF | 0     | R/W  | If asserted the LED drive current set by PLDRIVEO is divided by 2. |
| 2          | Reserved      | 0     |      |                                                                    |

Page 33 Datasheet, Public Document Feedback



| Addr: 0xBB |             |       |      | PCI                            | FG4                                    |
|------------|-------------|-------|------|--------------------------------|----------------------------------------|
| Bit        | Field       | Reset | Type |                                | Bit Description                        |
|            |             |       |      | <b>Proximity Gain Co</b> gain. | ontrol. Sets the proximity sensitivity |
|            | 1:0 PGAIN 2 |       |      | VALUE                          | PROXIMITY GAIN                         |
| 1:0        |             | 2     | R/W  | 0                              | 1x                                     |
|            |             |       |      | 1                              | 2x                                     |
|            |             |       |      | 2                              | 4x                                     |
|            |             |       | 3    | 8x                             |                                        |

#### Note(s):

1. Return to the Register Map (0xBB).

Figure 41: PCFG5

|     | Addr: 0xBC           | PCFG5 |                      |                                                                                                                                                                                           |                               |  |  |
|-----|----------------------|-------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|
| Bit | Field                | Reset | Type Bit Description |                                                                                                                                                                                           |                               |  |  |
|     |                      |       |                      | Proximity Pulse Length. Set                                                                                                                                                               | s the proximity pulse length. |  |  |
|     |                      |       |                      | VALUE                                                                                                                                                                                     | PULSE LENGTH                  |  |  |
| 7:6 | 7:6 PPULSE_LEN 1 R/V | D/\A/ | 0                    | 4μs                                                                                                                                                                                       |                               |  |  |
| 7.0 |                      | '     |                      | 1                                                                                                                                                                                         | 8μs                           |  |  |
|     |                      |       |                      | 2                                                                                                                                                                                         | 16µs                          |  |  |
|     |                      |       |                      | 3                                                                                                                                                                                         | 32µs                          |  |  |
| 5:0 | PPULSE               | 15    | R/W                  | <b>Proximity Pulse Count.</b> Specifies the maximum number of proximity pulses per sample. The pulse count can be se between 1 and 64 pulses. The number of pulses is equal t PPULSE + 1. |                               |  |  |

#### Note(s):

1. Return to the Register Map (0xBC).

Proximity offset values have a range of  $\pm 255$  and are expressed as 9-bit two's-complement values. Only the lower 9 bits are significant, but the high byte must only be programmed with values of 0x00 (indicates that the low byte has a positive value) or 0xFF (indicates that the low byte has a negative value). These registers are read/write.

Page 34Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# Figure 42: **Proximity Offset**

| Bits | Addr | Field   | Description      |
|------|------|---------|------------------|
| 7:0  | 0xC7 | POFFSET | Proximity Offset |
| 15:8 | 0xC8 |         |                  |

## Note(s):

1. Return to the Register Map (0xC7, 0xC8).

Datasheet, Public Page 35 Document Feedback



# Figure 43: CALIBCFG0

| Addr: 0xEB |                              |            |         | CALIBCFG0                                                                                                                                                                                                                                                                                                                                                              |                                                                                    |
|------------|------------------------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Bit        | Field                        | Reset Type |         | Bit Des                                                                                                                                                                                                                                                                                                                                                                | cription                                                                           |
| 7          | DCAVG_AUTO_BSLN              | 0          | R/W     | <b>DC Averaging Automatic Baseline.</b> Load the DC average calculated during offset calibration into the PBSLN registers at the end of calibration. Note that i the offset is adjusted (by zero detection) during the DC averaging, the average may be incorrect.                                                                                                     |                                                                                    |
| 6          | DCAVG_AUTO_OFFSET_<br>ADJUST | 0          | R/W     | DC Averaging Auto Offset Adjust. If set, then during DC averaging, whenever an ADC measurement is zero, the appropriate offset register will be decreased and the OFFSET_ADJUSTED flag is set. Note also that DC averaging is not automatically restarted when this happens, so the calculated baseline might be wrong. Software could restart averaging in this case. |                                                                                    |
| 5:4        | Reserved                     | 0          |         |                                                                                                                                                                                                                                                                                                                                                                        |                                                                                    |
| 3          | BINSRCH_SKIP                 | 0          | R/W     | <b>Binary Search Skip.</b> When asserted the calibration routine will skip the binary search step. It is useful if zeroes are detected during the DC averaging process to manually reset the baseline and reduce the likelihood of zero counts.                                                                                                                        |                                                                                    |
|            |                              |            |         |                                                                                                                                                                                                                                                                                                                                                                        | alibration that are<br>search is complete. During<br>sult is zero, the appropriate |
|            |                              |            |         | VALUE                                                                                                                                                                                                                                                                                                                                                                  | ITERATIONS                                                                         |
| 2:0        | DCAVG_ITERATIONS             | 0          | R/W     | 0                                                                                                                                                                                                                                                                                                                                                                      | Skip                                                                               |
| 2.0        | DCAVG_HERATIONS              | J          | I 1/ VV | 1                                                                                                                                                                                                                                                                                                                                                                      | 2                                                                                  |
|            |                              |            |         | 2                                                                                                                                                                                                                                                                                                                                                                      | 4                                                                                  |
|            |                              |            |         |                                                                                                                                                                                                                                                                                                                                                                        | 2 <sup>DCAVG_ITERATIONS</sup>                                                      |
|            |                              |            |         | 6                                                                                                                                                                                                                                                                                                                                                                      | 64                                                                                 |
|            |                              |            |         | 7                                                                                                                                                                                                                                                                                                                                                                      | 128                                                                                |

### Note(s):

1. Return to the Register Map (0xEB).

Page 36Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## Figure 44: CALIBCFG1

|     | Addr: 0xEC                  |                | CALIBCFG1 |                                                                                                                                                                                                                                               |                                                                                     |  |  |
|-----|-----------------------------|----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--|--|
| Bit | Field                       | Reset          | Туре      | Bit Des                                                                                                                                                                                                                                       | cription                                                                            |  |  |
| 7   | Reserved                    | 0              |           |                                                                                                                                                                                                                                               |                                                                                     |  |  |
| 6   | PROX_AUTO_OFFSET_<br>ADJUST | SET_ 0 R/W the |           | <b>Proximity Auto Offset Adjust.</b> During proximity mode, if set, whenever an ADC measurement is zero, the appropriate offset register will be decreased. If this happens, OFFSET_ADJUSTED will be set to 1 and CINT will occur if enabled. |                                                                                     |  |  |
| 5:4 | Reserved                    | 0              |           |                                                                                                                                                                                                                                               |                                                                                     |  |  |
| 3   | PXAVG_AUTO_BSLN             | 1              | R/W       | Proximity Average Auto Baseline Adjust. If asserted, PBSLN is automatically updated with the value of PXAVG whenever PXAVG is less than previous PBSLN. If this happens, BASELINE_ADJUSTED will be set to 1 and CINT will occur if enabled.   |                                                                                     |  |  |
|     |                             |                |           |                                                                                                                                                                                                                                               | averaged during normal<br>esulting proximity average<br>n the PXAVG registers after |  |  |
|     |                             |                |           | VALUE                                                                                                                                                                                                                                         | ITERATIONS                                                                          |  |  |
| 2:0 | PXAVG_ITERATIONS            | 4              | R/W       | 0                                                                                                                                                                                                                                             | Skip                                                                                |  |  |
| 2.0 | 170.00 6_11210.0116115      | ·              | .,,,,,    | 1                                                                                                                                                                                                                                             | 2                                                                                   |  |  |
|     |                             |                |           | 2                                                                                                                                                                                                                                             | 4                                                                                   |  |  |
|     |                             |                |           |                                                                                                                                                                                                                                               | 2 <sup>PXAVG_ITERATIONS</sup>                                                       |  |  |
|     |                             |                |           | 6                                                                                                                                                                                                                                             | 64                                                                                  |  |  |
|     |                             |                |           | 7                                                                                                                                                                                                                                             | 128                                                                                 |  |  |

### Note(s):

1. Return to the Register Map (0xEC).

Datasheet, Public Page 37 [v2-00] 2022-Dec-15 Document Feedback

Datasheet, Public

[v2-00] 2022-Dec-15



## Figure 45: CALIBCFG2

| Addr: 0xED |                    | CALIBCFG2 |      |                                                                                                |                                       |  |
|------------|--------------------|-----------|------|------------------------------------------------------------------------------------------------|---------------------------------------|--|
| Bit        | Field              | Reset     | Туре | Bit Des                                                                                        | cription                              |  |
|            |                    |           |      | <b>Binary Search Target.</b> Set proximity used during cali $2^{(BINSRCH\_TARGET + 2)} - 1$ co | bration. The target value is          |  |
|            |                    |           |      | VALUE                                                                                          | COUNTS                                |  |
|            |                    |           | R/W  | 0                                                                                              | 3                                     |  |
| 7:5        | 7:5 BINSRCH_TARGET | 0         |      | 1                                                                                              | 7                                     |  |
|            |                    |           |      | 2                                                                                              | 15                                    |  |
|            |                    |           |      |                                                                                                | 2 <sup>(BINSRCH_TARGET + 2)</sup> - 1 |  |
|            |                    |           |      | 6                                                                                              | 255                                   |  |
|            |                    |           | 7    | 511                                                                                            |                                       |  |
| 4:0        | Reserved           | 0         |      |                                                                                                |                                       |  |

## Note(s):

1. Return to the Register Map (0xED).

Page 38
Document Feedback



## **General Configuration**

The configuration registers include fields used to control device operation for all functions.

## Figure 46: CFG0

| Addr: 0xA9 |                   | CFG0  |                                                                                                                                    |                                                                             |                         |  |
|------------|-------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|--|
| Bit        | Field             | Reset | Туре                                                                                                                               | Bit Desc                                                                    | cription                |  |
| 7:6        | Reserved          | 0     |                                                                                                                                    |                                                                             |                         |  |
| 5          | LOWPOWER_IDLE     | 0     | 0 R/W Low Power Idle. When asserted, the device automatically run in a low power mode we functions are in wait states or disabled. |                                                                             | oower mode whenever all |  |
| 4          | Reserved          | 0     |                                                                                                                                    |                                                                             |                         |  |
| 3          | PROX_TRIGGER_LONG | 0     | R/W                                                                                                                                | <b>Proximity Trigger Long.</b> Increases the PTIME setti by a factor of 16. |                         |  |
| 2          | ALS_TRIGGER_LONG  | 0     | R/W                                                                                                                                | <b>ALS Trigger Long.</b> Increases the WTIME setting by factor of 16.       |                         |  |
|            |                   |       |                                                                                                                                    | RAM Bank Selection. Spec<br>access in registers 0x00 to 0                   |                         |  |
|            |                   |       |                                                                                                                                    | VALUE                                                                       | BANK                    |  |
| 1:0        | RAM_BANK          | 0     | R/W                                                                                                                                | 0                                                                           | 0                       |  |
|            |                   |       |                                                                                                                                    | 1                                                                           | 1                       |  |
|            |                   |       |                                                                                                                                    | 2 or 3                                                                      | Other <sup>(1)</sup>    |  |

### Note(s):

- 1. Set RAM\_BANK = 2 or 3 to access the 16 words at 0xB0 ... 0xBF. These words are the time table for remote control and are mirrored over the entire 0x00 to 0x7F range.
- 2. Return to the Register Map (0xA9).

Datasheet, PublicPage 39[v2-00] 2022-Dec-15Document Feedback



## Figure 47: CFG3

|     | Addr: 0xAC   |       | CFG3 |                                                                                                                                                                                                                                          |  |  |
|-----|--------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Field        | Reset | Туре | Bit Description                                                                                                                                                                                                                          |  |  |
| 7:6 | Reserved     | 0     |      |                                                                                                                                                                                                                                          |  |  |
| 5   | HXTALK_MODE1 | 0     | R/W  | <b>High Crosstalk Mode.</b> If asserted, the proximity engine uses a 10-bit output mode intended for extremely high optical crosstalk systems. HXTALK_MODE1 and HXTALK_MODE2 must both be asserted for this function to work.            |  |  |
| 4   | SAI          | 0     | R/W  | Sleep After Interrupt. If asserted, the oscillator is turned off whenever interrupt is active (low). SAI_ ACTIVE is set in this event. To activate the oscillator again, service and clear all interrupts plus clear the SAI_ACTIVE bit. |  |  |
| 3:0 | Reserved     | 12    |      |                                                                                                                                                                                                                                          |  |  |

#### Note(s):

1. Return to the Register Map (0xAC).

Page 40Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## Figure 48: CFG4

| Addr: 0xAD |                  | CFG4  |                            |                                                                                         |                           |  |
|------------|------------------|-------|----------------------------|-----------------------------------------------------------------------------------------|---------------------------|--|
| Bit        | Field            | Reset | Reset Type Bit Description |                                                                                         | cription                  |  |
| 7          | Reserved         | 0     |                            |                                                                                         |                           |  |
|            |                  |       |                            | Interrupt Pin Map. Selects the INT pin.                                                 | s the signal to output on |  |
|            |                  |       |                            | VALUE                                                                                   | SIGNAL                    |  |
|            |                  |       |                            | 0                                                                                       | Normal interrupts         |  |
| 6:4        | 6:4 INT_PINMAP 0 | 0     | R/W                        | 1                                                                                       | Reserved                  |  |
|            |                  |       |                            | 2                                                                                       | AINT                      |  |
|            |                  |       |                            | 3                                                                                       | PINT0                     |  |
|            |                  |       |                            | 4                                                                                       | PINT1                     |  |
| 3          | INT_INVERT       | 0     | R/W                        | <b>Interrupt Invert.</b> If asserted, the interrupt signal is inverted (active = high). |                           |  |
|            |                  |       | R/W                        | <b>GPIO Pin Map.</b> Selects the GPIO pin.                                              | signal to output on the   |  |
|            |                  |       |                            | VALUE                                                                                   | SIGNAL                    |  |
|            |                  |       |                            | 0                                                                                       | Default                   |  |
| 2:0        | GPIO_PINMAP      | 0     |                            | 1                                                                                       | Reserved                  |  |
|            |                  |       |                            | 2                                                                                       | AINT                      |  |
|            |                  |       |                            | 3                                                                                       | PINT0                     |  |
|            |                  |       |                            | 4                                                                                       | PINT1                     |  |

### Note(s):

1. Return to the Register Map (0xAD).

Datasheet, PublicPage 41[v2-00] 2022-Dec-15Document Feedback



Figure 49: CFG6

| Addr: 0xAF |                            | CFG6   |      |                                                                                                                                                                                                                                                    |  |
|------------|----------------------------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Field                      | Reset  | Type | Bit Description                                                                                                                                                                                                                                    |  |
| 7          | Reserved                   | 0      |      |                                                                                                                                                                                                                                                    |  |
| 6          | ALS_AGC_MAX_GAIN_<br>START | 0      | R/W  | To find the highest reasonable again setting, the AGC will start with agc_again_max as the again value. The again setting is reduced to the next lower setting until the output does not result in asat_analog or until again=0 (0.5x) is reached. |  |
| 5:0        | Reserved                   | 000000 |      |                                                                                                                                                                                                                                                    |  |

#### Note(s):

1. Return to the Register Map (0xAF)

Figure 50: CFG8

| Addr: 0xB1 |                             | CFG8  |      |                                                                                                                                                                                                                                                                                                                                                        |  |
|------------|-----------------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Field                       | Reset | Туре | Bit Description                                                                                                                                                                                                                                                                                                                                        |  |
| 7:6        | Reserved                    | 2     |      |                                                                                                                                                                                                                                                                                                                                                        |  |
| 5          | Reserved                    | 0     |      |                                                                                                                                                                                                                                                                                                                                                        |  |
| 4          | CONCURRENT_PROX_<br>AND_ALS | 0     | R/W  | Concurrent Proximity and ALS. If asserted, device uses PTIME and executes proximity and ALS in parallel.                                                                                                                                                                                                                                               |  |
| 3          | Reserved                    | 0     |      |                                                                                                                                                                                                                                                                                                                                                        |  |
| 2          | ALS_AGC_ENABLE              | 0     | R/W  | <b>ALS AGC Enable.</b> If asserted, device uses automatic gain control for the ALS engines to maximize ALS signal while avoiding saturation.                                                                                                                                                                                                           |  |
| 1          | SWAP_PROX_ALS5              | 0     | R/W  | Swap Proximity Diode into ALS Engine Five. This bit will not function unless CONCURRENT_PROX_AND_ALS = 0 is true. If asserted, the proximity diode is used as normal for proximity detection and then is connected to the ALS engine five to produce an IR-sensitive ALS channel. This feature is only possible if proximity and ALS operate serially. |  |
| 0          | Reserved                    | 0     |      |                                                                                                                                                                                                                                                                                                                                                        |  |

## Note(s):

1. Return to the Register Map (0xB1).

Page 42Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# Figure 51: CFG11

|     | Addr: 0xB4  |       | CFG11 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----|-------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Field       | Reset | Туре  | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 7   | AINT_DIRECT | 0     | R/W   | ALS Interrupt Direct. Enables the direct mode of ALS interrupt. Interrupts (aint) are only generated when adataX (selected by als_th_channel) moves over the hysteresis edges (aint_ailt and aint_aiht). If "0", interrupts are always generated if adataX is above aiht or below ailt. The status of the ALS interrupt is directly output on the INT or GPIO pin if this mode is enabled and either of those pins are configured to do so according to the INT_PINMAP and GPIO_PINMAP settings.                                                                                                                                                                                                                                                                                                        |  |  |
| 6   | PINT_DIRECT | 1     | R/W   | Proximity Interrupt Direct. If asserted, the proximity interrupt has a hysteresis loop built into the interrupt. After setting PEN = 1, the device interrupts once PDATA is below PILT or above PIHT. After this initial interrupt, the device will then interrupt based on the direction that the PDATA changes relative to each threshold. An interrupt is generated when PDATA increases from below to above PIHT to indicate a Detect condition, and an interrupt is generated when PDATA decreases from above to below PILT to indicate a Release condition. With built-in hysteresis, it is no longer necessary to change the thresholds between Detect or Release interrupts. This bit applies to PINTO and PINT1 by using PDATAO and PDATA1 respectively, as well as the respective thresholds. |  |  |
| 5:0 | Reserved    | 0     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

### Note(s):

1. Return to the Register Map (0xB4).

Datasheet, Public Page 43 **Document Feedback** 



Persistence filters limit the rate of interrupts generated for proximity and ALS/color data.

Figure 52: PERS

| Addr: 0xBD |       | PERS  |      |                                                      |                                                                                                                                                                                                                                                                                                    |  |  |
|------------|-------|-------|------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit        | Field | Reset | Туре |                                                      | Bit Description                                                                                                                                                                                                                                                                                    |  |  |
|            |       |       |      | consecutiv<br>threshold r                            | Interrupt Persistence. Defines a filter for the number of e occurrences that PDATA must remain outside the range between PILT and PIHT before an interrupt is Any sample that is inside the threshold range resets the 0.                                                                          |  |  |
|            |       |       |      | VALUE                                                | CONSECUTIVE PDATA OUT OF RANGE TO INTERRUPT                                                                                                                                                                                                                                                        |  |  |
| 7:4        | PPERS | 0     | R/W  | 0                                                    | Every proximity cycle generates an interrupt.                                                                                                                                                                                                                                                      |  |  |
|            |       |       |      | 1                                                    | 1                                                                                                                                                                                                                                                                                                  |  |  |
|            |       |       |      | 2                                                    | 2                                                                                                                                                                                                                                                                                                  |  |  |
|            |       |       |      |                                                      | PPERS                                                                                                                                                                                                                                                                                              |  |  |
|            |       |       |      | 15                                                   | 15                                                                                                                                                                                                                                                                                                 |  |  |
|            |       |       |      | consecutiv<br>the thresho<br>generated.<br>by ALS_TH | upt Persistence. Defines a filter for the number of e occurrences that ALS/color data must remain outside old range between AILT and AIHT before an interrupt is The ALS data channel used for the persistence filter is set _CHANNEL. Any sample that is inside the threshold range counter to 0. |  |  |
|            |       |       |      | VALUE                                                | CONSECUTIVE ADATA OUT OF RANGE TO INTERRUPT                                                                                                                                                                                                                                                        |  |  |
|            |       |       |      | 0                                                    | Every ALS cycle generates an interrupt.                                                                                                                                                                                                                                                            |  |  |
|            |       |       | 5.44 | 1                                                    | 1                                                                                                                                                                                                                                                                                                  |  |  |
| 3:0        | APERS | 0     | R/W  | 2                                                    | 2                                                                                                                                                                                                                                                                                                  |  |  |
|            |       |       |      | 3                                                    | 3                                                                                                                                                                                                                                                                                                  |  |  |
|            |       |       |      | 4                                                    | 5                                                                                                                                                                                                                                                                                                  |  |  |
|            |       |       |      | 5                                                    | 10                                                                                                                                                                                                                                                                                                 |  |  |
|            |       |       |      | •••                                                  | 5 × (APERS – 3)                                                                                                                                                                                                                                                                                    |  |  |
|            |       |       |      | 14                                                   | 55                                                                                                                                                                                                                                                                                                 |  |  |
|            |       |       |      | 15                                                   | 60                                                                                                                                                                                                                                                                                                 |  |  |

## Note(s):

1. Return to the Register Map (0xBD).

Page 44Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



The GPIO is configured to take inputs or outputs used for interrupts, external proximity synchronization.

Figure 53: GPIO

| Addr: 0xBE |             | GPIO  |      |                                                                                                                               |  |
|------------|-------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Field       | Reset | Type | Bit Description                                                                                                               |  |
| 7:4        | Reserved    | 0     |      |                                                                                                                               |  |
| 3          | GPIO_INVERT | 0     | R/W  | <b>GPIO Invert.</b> If asserted, the output on GPIO is inverted. This is useful for direct interrupt output if active = high. |  |
| 2          | GPIO_IN_EN  | 0     | R/W  | <b>GPIO Input Enable.</b> If asserted, the GPIO pin accepts a non-floating input.                                             |  |
| 1          | GPIO_OUT    | 1     | R/W  | <b>GPIO Output.</b> If asserted, the output state of the GPIO is active directly.                                             |  |
| 0          | GPIO_IN     | 0     | R/W  | <b>GPIO Input.</b> Indicates the status of the GPIO input if GPIO_IN_EN is asserted.                                          |  |

### Note(s):

1. Return to the Register Map (0xBE).

Datasheet, PublicPage 45[v2-00] 2022-Dec-15Document Feedback



## **Status Registers**

The primary status register for TCS3701 indicates if there are saturation or interrupt events that need to be handled by the user. This register is self-clearing, meaning that writing a 1 to any bit in the register clears that status bit. In this way, the user should read the STATUS register, handle all indicated event(s), then write the register value back to STATUS to clear the handled events. Writing 0 to these bits will not clear those bits if they have a value of 1, which means that new events that occurred since the last read of the STATUS register will not be accidentally cleared.

Figure 54: STATUS

|     | Addr: 0x93 |       | STATUS |                                                                                                                                                                                                         |  |  |
|-----|------------|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Field      | Reset | Туре   | Bit Description                                                                                                                                                                                         |  |  |
| 7   | ASAT       | 0     | R      | <b>ALS Saturation.</b> If ASIEN is set, indicates ALS saturation. Check the STATUS2 register to differentiate between analog or digital saturation.                                                     |  |  |
| 6   | PSAT       | 0     | R      | <b>Proximity Saturation.</b> If PSIEN is set, indicates analog saturation during a previous proximity cycle. Check the STATUS3 register to differentiate between ambient or reflected light saturation. |  |  |
| 5   | PINT1      | 0     | R      | <b>Proximity Interrupt One.</b> If PIEN1 is set, indicates that a proximity detect or release event that met the programmed proximity thresholds (PILT1 or PIHT1) and persistence (PPERS) occurred.     |  |  |
| 4   | PINT0      | 0     | R      | <b>Proximity Interrupt Zero.</b> If PIEN0 is set, indicates that a proximity detect or release event that met the programmed proximity thresholds (PILT0 or PIHT0) and persistence (PPERS) occurred.    |  |  |
| 3   | AINT       | 0     | R      | <b>ALS Interrupt.</b> If AIEN is set, indicates that an ALS event that met the programmed ALS thresholds (AILT or AIHT) and persistence (APERS) occurred.                                               |  |  |
| 2   | Reserved   | 0     |        |                                                                                                                                                                                                         |  |  |

Page 46Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



| Addr: 0x93 |       | STATUS |      |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|-------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit        | Field | Reset  | Type | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1          | CINT  | 0      | R    | Calibration Interrupt. If CIEN is set, indicates that either calibration is finished or that one of certain events have occurred during normal operation. If each function is enabled, CINT will be asserted if too many zeroes occur too often in a period of samples, if the proximity baseline has decreased, or if at least one offset register has been adjusted. Check the CALIBSTAT register to identify the triggering event(s). |
| 0          | SINT  | 0      | R    | <b>System Interrupt.</b> If SIEN is set, indicates that one or more of several events has occurred or is complete.                                                                                                                                                                                                                                                                                                                       |

#### Note(s):

1. Return to the Register Map (0x93).

Additional status registers indicate details about saturation, interrupts, and device execution.

Figure 55: STATUS2

|     | Addr: 0xA3   | STATUS2 |      |                                                                                                                                                                        |  |
|-----|--------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Field        | Reset   | Type | Bit Description                                                                                                                                                        |  |
| 7   | Reserved     | 0       |      |                                                                                                                                                                        |  |
| 6   | AVALID       | 0       | R    | <b>ALS Valid.</b> Indicates that the ALS state has completed a cycle since either an assertion of AEN or the last readout of the ASTATUS register.                     |  |
| 5   | PVALID       | 0       | R    | <b>Proximity Valid.</b> Indicates that the proximity state has completed a cycle since either an assertion of PEN or the last readout of PDATA.                        |  |
| 4   | ASAT_DIGITAL | 0       | R    | <b>ALS Digital Saturation.</b> Indicates that the maximum counter value has been reached. Maximum counter value depends on integration time set in the ATIME register. |  |
| 3   | ASAT_ANALOG  | 0       | R    | <b>ALS Analog Saturation.</b> Indicates that the intensity of ambient light has exceeded the maximum integration level for the ALS analog circuit.                     |  |
| 2   | Reserved     | 0       |      |                                                                                                                                                                        |  |
| 1   | Reserved     | 0       |      |                                                                                                                                                                        |  |
| 0   | Reserved     | 0       |      |                                                                                                                                                                        |  |

## Note(s):

1. Return to the Register Map (0xA3).

Datasheet, PublicPage 47[v2-00] 2022-Dec-15Document Feedback



# Figure 56: STATUS3

| Addr: 0xA4 |                 |       | STATUS3 |                                                                                                                                                                      |  |
|------------|-----------------|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit        | Field           | Reset | Type    | Bit Description                                                                                                                                                      |  |
| 7:6        | Reserved        | 0     |         |                                                                                                                                                                      |  |
| 5          | AINT_AIHT       | 0     | R       | <b>ALS Interrupt High.</b> Indicates that an ALS interrupt occurred because the ALS data exceeded the high threshold.                                                |  |
| 4          | AINT_AILT       | 0     | R       | <b>ALS Interrupt Low.</b> Indicates that an ALS interrupt occurred because the ALS data is below the low threshold.                                                  |  |
| 3          | Reserved        | 1     |         |                                                                                                                                                                      |  |
| 2          | PSAT_ADC        | 0     | R       | <b>Proximity ADC Saturation.</b> Indicates that the maximum proximity ADC value has occurred.                                                                        |  |
| 1          | PSAT_REFLECTIVE | 0     | R       | <b>Proximity Reflective Saturation.</b> Indicates that the intensity of reflected light has exceeded the maximum integration level for the proximity analog circuit. |  |
| 0          | PSAT_AMBIENT    | 0     | R       | <b>Proximity Ambient Saturation.</b> Indicates that the intensity of ambient light has exceeded the maximum integration level for the proximity analog circuit.      |  |

## Note(s):

1. Return to the Register Map (0xA4).

Page 48Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## Figure 57: **STATUS6**

|     | Addr: 0xA7         | STATUS6 |      |                                                                                                                                                                                                                           |
|-----|--------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field              | Reset   | Туре | Bit Description                                                                                                                                                                                                           |
| 7   | Reserved           | 0       |      |                                                                                                                                                                                                                           |
| 6   | Reserved           | 0       |      |                                                                                                                                                                                                                           |
| 5   | OVTEMP_DETECTED    | 0       | R    | <b>Over Temperature Detected.</b> Indicates the device temperature is too high. Write 1 to clear this bit.                                                                                                                |
| 4   | Reserved           | 0       |      |                                                                                                                                                                                                                           |
| 3   | PROX_TRIGGER_ERROR | 0       | R    | <b>Proximity Trigger Error.</b> Indicates that there is a timing error that prevents proximity from functioning correctly. The number of pulses and/or pulse length are too long for the PTIME configured for the device. |
| 2   | ALS_TRIGGER_ERROR  | 0       | R    | ALS Trigger Error. Indicates that there is a timing error that prevents ALS from functioning correctly. The WTIME is too short for the ATIME configured for the device.                                                   |
| 1   | SAI_ACTIVE         | 0       | R    | <b>Sleep After Interrupt Active.</b> Indicates that the device is in SLEEP due to an interrupt. To exit SLEEP mode, clear this bit.                                                                                       |
| 0   | INIT_BUSY          | 0       | R    | Initialization Busy. Indicates that the device is initializing. This bit will remain 1 for about 300µs after power on. Do not interact with the device until initialization is complete.                                  |

#### Note(s):

1. Return to the Register Map (0xA7).

Datasheet, Public Page 49 [v2-00] 2022-Dec-15 Document Feedback



#### **ALS Data and Status**

The ASTATUS register is required for automatic gain control (AGC). It provides an ALS saturation and ALS gain status associated to each set of ALS data. Reading the ASTATUS register (0x94) latches all 12 ALS data bytes to that status read. Reading these 13 bytes consecutively (0x94-0xA0) ensures that the data is concurrent. All ALS data are stored as 16-bit values. The ASTATUS and ALS data registers are read only.

## Figure 58: ASTATUS

|     | Addr: 0x94   | ASTATUS |      |                                                                                                                                                                                                  |  |
|-----|--------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Field        | Reset   | Type | Bit Description                                                                                                                                                                                  |  |
| 7   | ASAT_STATUS  | 0       | R    | <b>ALS Saturation Status.</b> Indicates if the latched data is affected by analog or digital saturation.                                                                                         |  |
| 6:4 | Reserved     | 0       |      |                                                                                                                                                                                                  |  |
| 3:0 | AGAIN_STATUS | 0       | R    | <b>ALS Gain Status.</b> Indicates the ALS gain applied for the ALS data latched to this ASTATUS read. The ALS gain from this status read is required to calculate ALS results if AGC is enabled. |  |

#### Note(s):

1. Return to the Register Map (0x94).

## Figure 59:

**ALS Data Registers** 

| Bits | Addr | Field  | Description                        |
|------|------|--------|------------------------------------|
| 7:0  | 0x95 | ADATA0 | ALS Channel Zero Data: CLEAR data. |
| 15:8 | 0x96 | ADAIAU | ALS Chamier Zero Data. CLLAN data. |
| 7:0  | 0x97 | ADATA1 | ALS Channel One Data. RFD data.    |
| 15:8 | 0x98 |        | ALS Chainer one Data. NED data.    |
| 7:0  | 0x99 | ADATA2 | ALS Channel Two Data. GREEN data.  |
| 15:8 | 0x9A |        | ALS Chamier Two Data. GILLIN data. |
| 7:0  | 0x9B | ADATA3 | ALS Channel Three Data. BLUE data. |
| 15:8 | 0x9C | האואט  | ALS Chamier Timee Sata. BLOL data. |

Page 50Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



| Bits | Addr | Field  | Description                           |
|------|------|--------|---------------------------------------|
| 7:0  | 0x9D | ADATA4 | ALS Channel Four Data. WIDEBAND data. |
| 15:8 | 0x9E |        |                                       |
| 7:0  | 0x9F | ADATA5 | ALS Channel Five Data.                |
| 15:8 | 0xA0 |        | ALS Chamici IVC Sata.                 |

#### Note(s):

1. Return to the Register Map (0x95, 0x96, 0x97, 0x98, 0x99, 0x9A, 0x9B, 0x9C, 0x9D, 0x9E, 0x9F, 0xA0).

### **Proximity Data and Status**

Proximity data is stored as a 14-bit value (two bytes). Reading the low byte first latches the high byte.

Proximity detection uses an Automatic Pulse Control (APC) mechanism that adjusts the number of pulses per measurement based on the magnitude of the reflected IR signal. As the magnitude of the signal increases, the number of pulses decreases. Proximity detection uses a 10-bit ADC that is extended to a 14-bit dynamic range for PDATA using the following formula:

PDATA =  $ADC_{value} \times (16 / actual pulses)$ 

PDATA is therefore proportional to the reflected energy per pulse, independent of the number of pulses used.

PXAVG and PBSLN provide the most recent average PDATA and a proximity baseline—the minimum average PDATA since the last calibration. Execute calibration to initialize the proximity baseline, and then the baseline can automatically provide the lowest average PDATA measured if this feature is enabled.

# Figure 60: Proximity Data

| Bits | Addr | Field | Description     |
|------|------|-------|-----------------|
| 7:0  | 0xA1 | PDATA | Proximity Data. |
| 15:8 | 0xA2 |       |                 |

#### Note(s):

- 1. If HXTALK\_MODE is asserted, PDATA is 10-bit.
- 2. Return to the Register Map (0xA1, 0xA2).

Datasheet, PublicPage 51[v2-00] 2022-Dec-15Document Feedback



## Figure 61: STATUS4

|     | Addr: 0xA5 |       | STATUS4 |                                                                                                                                                                                 |  |
|-----|------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Field      | Reset | Туре    | Bit Description                                                                                                                                                                 |  |
| 7:4 | Reserved   | 0     |         |                                                                                                                                                                                 |  |
| 3   | PINT1_PIHT | 0     | R       | Proximity Interrupt One High. Indicates that proximity interrupt one occurred because the proximity data exceeded the high threshold. Write 1 to this bit to clear it.          |  |
| 2   | PINT1_PILT | 0     | R       | Proximity Interrupt One Low. Indicates that proximity interrupt one occurred because the proximity data is below the low threshold. Write 1 to this bit to clear it.            |  |
| 1   | PINTO_PIHT | 0     | R       | <b>Proximity Interrupt Zero High.</b> Indicates that proximity interrupt zero occurred because the proximity data exceeded the high threshold. Write 1 to this bit to clear it. |  |
| 0   | PINTO_PILT | 0     | R       | Proximity Interrupt Zero Low. Indicates that proximity interrupt zero occurred because the proximity data is below the low threshold. Write 1 to this bit to clear it.          |  |

#### Note(s):

1. Return to the Register Map (0xA5).

## Figure 62:

**Proximity Average** 

| Bits | Addr | Field | Description                                                                                                                |
|------|------|-------|----------------------------------------------------------------------------------------------------------------------------|
| 7:0  | 0xD0 | PXAVG | <b>Proximity Average.</b> Indicates the average of a configurable number of PDATA. To configure the data window, set PXAVG |
| 15:8 | 0xD1 |       | ITERATIONS.                                                                                                                |

#### Note(s):

1. Return to the Register Map (0xD0, 0xD1).

Page 52Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



# Figure 63: Proximity Baseline

| Bits | Addr | Field | Description                                                                                                                       |
|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | 0xD2 | PBSLN | <b>Proximity Baseline.</b> Indicates the minimum proximity average since the last proximity calibration. If PROX_AUTO_BASELINE is |
| 15:8 | 0xD3 |       | set, PBSLN will update whenever PXAVG is less than PBSLN.                                                                         |

#### Note(s):

1. Return to the Register Map (0xD2, 0xD3).

# Figure 64: CALIBSTAT

|     | Addr: 0xEE        | CALIBSTAT |      |                                                                                                                                                                              |
|-----|-------------------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field             | Reset     | Type | Bit Description                                                                                                                                                              |
| 7:3 | Reserved          | 0         |      |                                                                                                                                                                              |
| 2   | BASELINE_ADJUSTED | 0         | R    | Baseline Adjusted Automatically. Indicates that PBSLN was reduced because PXAVG was smaller than PBSLN. Only occurs if PXAVG_AUTO_BSLN is set. Clear bit by writing 1 to it. |
| 1   | OFFSET_ADJUSTED   | 0         | R    | Offset Adjusted Automatically. Indicates that proximity offset has been adjusted automatically. Only occurs if PROX_AUTO_OFFSET_ADJUST is set. Clear bit by writing 1 to it. |
| 0   | CALIB_FINISHED    | 0         | R    | <b>Calibration Finished.</b> Indicates that calibration is complete. Clear bit by writing 1 to it.                                                                           |

#### Note(s):

1. Return to the Register Map (0xEE).

Datasheet, PublicPage 53[v2-00] 2022-Dec-15Document Feedback



## **Application Information**

It is highly recommended to consult the ams OSRAM application team for circuit diagram and layout review at design-in.

Figure 65: TCS3701 Typical Application Circuit



#### Note(s):

- 1. For proximity systems a  $4.7\mu\text{F}$  to  $10\mu\text{F}$  supply capacitor C3 shall be connected from the LED anode to ground. C1 in the graphic above shall be  $4.7\mu\text{F}$ , 6.3V, 10% and C2 in the graphic above shall be  $1\mu\text{F}$ , 6.3V, 20%. All ground vias shall connected to a solid ground plane.
- 2. Please observe that ESD protection is needed for external emitter LED or VCSEL to achieve 2kV HBM.

Figure 66: TCS3701 Recommended Part Placement



#### Note(s):

1. NC pins do not have an internal electrical connection. For device ESD protection, it is recommended to connect it to ground.

Page 54Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## **Package Drawings & Markings**

Figure 67: TCS3701 Module Dimensions



#### Note(s):

- 1. All linear dimensions are in micrometers.
- 2. The die is centered within the package within a tolerance of  $\pm 75$  micrometers.
- 3. Package top surface is molded with an electrically nonconductive clear plastic compound having an index of refraction of 1.55.
- 4. Contact finish is copper alloy A194 with pre-plated NiPdAu lead finish.
- 5. This package contains no lead (Pb).
- $\ \, \text{6. This drawing is subject to change without notice.}$

Datasheet, PublicPage 55[v2-00] 2022-Dec-15Document Feedback



## **PCB Pad Layout**

Suggested PCB pad layout guidelines for the surface mount module are shown. Flash Gold is recommended as a surface finish for the landing pads.

Figure 68: Recommended PCB Pad Layout



#### Note(s):

- 1. All linear dimensions are in micrometers.
- 2. Dimension tolerances are  $\pm 0.05 \, \text{mm}$  unless otherwise noted.
- 3. This drawing is subject to change without notice.



## **Tape & Reel Information**

Figure 69:

**Tape and Reel Mechanical Drawing** 



#### Note(s):

- 1. All linear dimensions are in millimeters. Dimension tolerance is  $\pm$  0.10 mm unless otherwise noted.
- 2. The dimensions on this drawing are for illustrative purposes only. Dimensions of an actual carrier may vary slightly.
- 3. Symbols on drawing Ao, Bo, and Ko are defined in ANSI EIA Standard 481–B 2001.
- 4. Each reel is generally 330 millimeters in diameter and contains 10000 parts. Please reconfirm for actual orders.
- 5. ams OSRAM packaging tape and reel conform to the requirements of EIA Standard 481-B.
- 6. In accordance with EIA standard, device pin 1 is located next to the sprocket holes in the tape.
- $\label{eq:continuous} \textbf{7. This drawing is subject to change without notice.}$

Datasheet, PublicPage 57[v2-00] 2022-Dec-15Document Feedback



# Soldering & Storage Information

## **Soldering Information**

The module has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate. The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

Figure 70: Solder Reflow Profile

| Profile Feature Preheat/Soak                                                      | Sn-Pb Eutectic Assembly                                                                                                                                      | Pb-Free Assembly                                                                                                                                             |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature Min (T <sub>smin</sub> )                                              | 100°C                                                                                                                                                        | 150°C                                                                                                                                                        |
| Temperature Max (T <sub>smax</sub> )                                              | 150℃                                                                                                                                                         | 200°C                                                                                                                                                        |
| Time (t <sub>s</sub> ) from (T <sub>smin</sub> to T <sub>smax</sub> )             | 60-120 seconds                                                                                                                                               | 60-120 seconds                                                                                                                                               |
| Ramp-up rate (T <sub>L</sub> to T <sub>P</sub> )                                  | 3°C/second max.                                                                                                                                              | 3°C/second max.                                                                                                                                              |
| Liquidous temperature $(T_L)$<br>Time $(t_L)$ maintained above $T_L$              | 183°C<br>60-150 seconds                                                                                                                                      | 217°C<br>60-150 seconds                                                                                                                                      |
| Peak package body temperature (T <sub>P</sub> )                                   | For users T <sub>P</sub> must not exceed the Classification temp of 235°C For suppliers T <sub>P</sub> must equal or exceed the Classification temp of 235°C | For users T <sub>P</sub> must not exceed the Classification temp of 260°C For suppliers T <sub>P</sub> must equal or exceed the Classification temp of 260°C |
| Time $(t_p)^{(1)}$ within 5°C of the specified classification temperature $(T_c)$ | 20 <sup>(1)</sup> seconds                                                                                                                                    | 30 <sup>(1)</sup> seconds                                                                                                                                    |
| Ramp-down rate (T <sub>P</sub> to T <sub>L</sub> )                                | 6°C/second max.                                                                                                                                              | 6°C/second max.                                                                                                                                              |
| Time 25°C to peak temperature                                                     | 6 minutes max.                                                                                                                                               | 8 minutes max.                                                                                                                                               |

#### Note(s):

 $1. \, Tolerance \, for \, peak \, profile \, temperature \, (TP) \, is \, defined \, as \, a \, supplier \, minimum \, and \, a \, user \, maximum.$ 

Page 58Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



Figure 71: **Solder Reflow Profile Graph** 



## **Storage Information**

### **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping. Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### Shelf Life

The calculated shelf life of the device in an unopened moisture barrier bag is 24 months from the date code on the bag when stored under the following conditions:

• Shelf Life: 24 months

• Ambient Temperature: <40°C

• Relative Humidity: <90%

Rebaking of the devices will be required if the devices exceed the 24 month shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

Datasheet, Public Page 59



#### Floor Life

The module has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

• Floor Life: 168 hours

• Ambient Temperature: <30°C

• Relative Humidity: <60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

## **Rebaking Instructions**

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.

Page 60Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## **Ordering & Contact Information**

Figure 72: Ordering Information

| Ordering Code | Address | Interface             | Delivery Form | Delivery Quantity |
|---------------|---------|-----------------------|---------------|-------------------|
| TCS37013      | 0x39    | 1.8V I <sup>2</sup> C | Tape & Reel   | 10000 pcs/reel    |
| TCS37013M     | 0x39    | 1.8V I <sup>2</sup> C | Tape & Reel   | 1000 pcs/reel     |

Buy our products or get free samples online at:

www.ams.com/Products

Technical Support is available at:

www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

ams\_sales@ams.com

For sales offices, distributors and representatives, please visit:

www.ams.com/Contact

### Headquarters

ams-OSRAM AG Tobelbader Strasse 30 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0

Website: www.ams.com

Datasheet, PublicPage 61[v2-00] 2022-Dec-15Document Feedback



# RoHS Compliant & ams Green Statement

**RoHS:** The term RoHS compliant means that ams-OSRAM AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories plus additional 4 substance categories (per amendment EU 2015/863), including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

ams Green (RoHS compliant and no Sb/Br/Cl): ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) and do not contain Chlorine (Cl not exceed 0.1% by weight in homogeneous material).

Important Information: The information provided in this statement represents ams-OSRAM AG knowledge and belief as of the date that it is provided. ams-OSRAM AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams-OSRAM AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams-OSRAM AG and ams-OSRAM AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

Page 62Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## **Copyrights & Disclaimer**

Copyright ams-OSRAM AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams-OSRAM AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams-OSRAM AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams-OSRAM AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams-OSRAM AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams-OSRAM AG for each application. This product is provided by ams-OSRAM AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams-OSRAM AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams-OSRAM AG rendering of technical or other services.

**Datasheet, Public** Page 63



## **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                               |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                                 |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice                  |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams-OSRAM AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |

Page 64Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15



## **Revision Information**

| Changes from 1-06 (2021-Jul-27) to current revision 2-00 (2022-Dec-15) | Page |
|------------------------------------------------------------------------|------|
| Updated Shelf Life from 12 months to 24 months                         | 59   |

#### Note(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- $2. \, Correction \, of \, typographical \, errors \, is \, not \, explicitly \, mentioned.$

**Datasheet, Public** Page 65 Document Feedback



#### **Content Guide**

- 1 General Description
- 2 Key Benefits & Features
- 2 Applications
- 3 Block Diagram
- 4 Pin Assignments
- 5 Absolute Maximum Ratings
- **6** Optical Characteristics
- 8 Electrical Characteristics
- 9 Timing Characteristics
- 11 Typical Operating Characteristics
- 14 Detailed Description
- 15 State Machine Diagrams
- 17 I<sup>2</sup>C Protocol

#### 18 Register Overview

- 18 Register Map
- 21 Register Descriptions
- 21 Power, Enable, and Operation
- 23 Identification
- 24 ALS Configuration
- 30 Proximity Configuration
- 39 General Configuration
- 46 Status Registers
- 50 ALS Data and Status
- 51 Proximity Data and Status
- 54 Application Information
- 55 Package Drawings & Markings
- 56 PCB Pad Layout
- 57 Tape & Reel Information

### 58 Soldering & Storage Information

- 58 Soldering Information
- 59 Storage Information
- 59 Moisture Sensitivity
- 59 Shelf Life
- 60 Floor Life
- 60 Rebaking Instructions
- 61 Ordering & Contact Information
- 62 RoHS Compliant & ams Green Statement
- 63 Copyrights & Disclaimer
- **64 Document Status**
- 65 Revision Information

Page 66Datasheet, PublicDocument Feedback[v2-00] 2022-Dec-15