# **OPTIREG™ linear voltage regulator TLS850A4TEV50** ## Ultra low quiescent current linear voltage regulator Technical documents #### **Features** - Ultra low quiescent current, typically 4.3 μA at light loads - Wide input voltage range from 3.7 V to 40 V - Output voltage 5 V - Output voltage accuracy ±2% - Output current capability up to 500 mA - Low dropout voltage, typically 190 mV, at output current below 100 mA - Stable with ceramic output capacitor of 4.7 μF - Overtemperature shutdown - Output current limitation - Wide temperature range - Green Product (RoHS compliant) ## **Potential applications** - Automotive supply systems or other supply systems that are connected to the battery permanently - Automotive systems that need to operate in cranking condition - General automotive applications #### **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100. ## **Description** The OPTIREG™ linear voltage regulator TLS850A4TEV50 is a linear voltage regulator with high performance, low dropout voltage and ultra low quiescent current. With only 4.3 µA typical quiescent current at light load and an input voltage range of 3.7 V to 40 V the device is perfectly suitable for automotive supply systems or other supply systems that are permanently connected to the battery. The loop concept combines fast regulation and very high stability while requiring only one small ceramic capacitor of 4.7 $\mu$ F at the output. The operating range starts at an input voltage of 3.7 V (extended operating range). This makes the device suitable for automotive systems that need to operate in cranking condition. Internal protection features, such as output current limitation and overtemperature shutdown, are designed to protect the device from immediate damage caused by failures such as - · output shorted to GND - overcurrent condition - overtemperature condition ## Description The thermally conductive package enables sustained operation despite significant dissipation across the device. | Туре | Package | Marking | |---------------|------------|---------| | TLS850A4TEV50 | PG-T0252-3 | 850A4V5 | ## **Table of contents** ## **Table of contents** | | Features | 1 | |-------|---------------------------------------------------------|----| | | Potential applications | 1 | | | Product validation | 1 | | | Description | | | | Table of contents | 3 | | 1 | Block diagram | 4 | | 2 | Pin configuration | 5 | | 2.1 | Pin assignment | 5 | | 2.2 | Pin definitions and functions | 5 | | 3 | General product characteristics | 6 | | 3.1 | Absolut maximum ratings | 6 | | 3.2 | Functional range | 7 | | 3.3 | Thermal resistance | 8 | | 4 | Voltage regulation | | | 4.1 | Functional description voltage regulation | 9 | | 4.2 | Electrical characteristics voltage regulation | | | 4.3 | Typical performance characteristics voltage regulation | 12 | | 5 | Current consumption | 15 | | 5.1 | Electrical characteristics current consumption | 15 | | 5.2 | Typical performance characteristics current consumption | 16 | | 6 | Application information | 17 | | 5.1 | Application diagram | 17 | | 5.2 | Selection of external components | 17 | | 5.2.1 | Input pin | | | 5.2.2 | Output pin | | | 5.3 | Thermal considerations | | | 5.4 | Reverse polarity protection | | | 5.5 | Further application information | 18 | | 7 | Package information | 19 | | 8 | Revision history | 20 | | | Disclaimer | 21 | ## 1 Block diagram # 1 Block diagram Figure 1 Block diagram ## 2 Pin configuration # 2 Pin configuration ## 2.1 Pin assignment Figure 2 Pin assignment ## 2.2 Pin definitions and functions Table 1 Pin definitions and functions | Pin | Symbol | Function | |-----------|--------|------------------------------------------------------------------------------------------| | 1 | I | Input | | | | It is recommended to place a small ceramic capacitor to GND, close to the pins, | | | | in order to compensate line influences. | | 2 | GND | Ground | | 3 | Q | Output voltage | | | | Connect output capacitor $C_{\mathbb{Q}}$ to GND close to the pin, respecting the values | | | | specified for its capacitance and ESR in Table 3. | | Heat slug | GND | Heat slug | | | | Connect to heatsink area; | | | | Connect to GND | #### 3 General product characteristics ## **3** General product characteristics ## 3.1 Absolut maximum ratings #### Table 2 Absolute maximum ratings $T_i = -40$ °C to +150°C; all voltages with respect to ground (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or condition | P-Number | |-------------------------------|----------------------|--------|------|------|------|-------------------|----------| | | | Min. | Тур. | Max. | 1 | | | | Voltage on input I | VI | -0.3 | _ | 45 | ٧ | 1) | PRQ-35 | | Voltage on output Q | $V_{Q}$ | -0.3 | _ | 7 | ٧ | 1) | PRQ-36 | | Junction temperature | Tj | -40 | _ | 150 | °C | 1) | PRQ-39 | | Storage temperature | $T_{stg}$ | -55 | _ | 150 | °C | 1) | PRQ-40 | | ESD robustness | | | 1 | | | | · | | ESD robustness all pins (HBM) | V <sub>ESD_HBM</sub> | -2 | _ | 2 | kV | 1) 2) | PRQ-41 | | ESD robustness all pins (CDM) | V <sub>ESD_CDM</sub> | -750 | _ | 750 | ٧ | 1) 3) | PRQ-194 | <sup>1)</sup> Not subject to production test, specified by design. #### Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as outside the normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> Human body model (HBM) robustness according to AEC-Q100-002. <sup>3)</sup> Charged device model (CDM) robustness according to AEC-Q100-011 Rev-D; voltage level refers to test condition (TC) mentioned in the standard. #### 3 General product characteristics ## 3.2 Functional range #### Table 3 Functional range $T_i$ = -40°C to +150°C; all voltages with respect to ground (unless otherwise specified) | Parameter | Symbol | Val | | Unit | Note or | P-Number | | |--------------------------------------------------|--------------------|------------------------------|------|------|---------|-----------|---------| | | | Min. | Тур. | Max. | | condition | | | Input voltage range | V <sub>I</sub> | $V_{\rm Q,nom} + V_{\rm dr}$ | _ | 40 | V | 1) | PRQ-43 | | Extended input voltage range | V <sub>I,ext</sub> | 3.7 | _ | 40 | V | 2) | PRQ-203 | | Capacitance of output capacitor for stability | $C_{Q}$ | 4.7 | _ | _ | μF | 3) 4) | PRQ-201 | | Equivalent series resistance of output capacitor | ESR <sub>CQ</sub> | - | _ | 40 | Ω | 3) | PRQ-46 | | Junction temperature | T <sub>j</sub> | -40 | _ | 150 | °C | _ | PRQ-47 | <sup>1)</sup> Output current is limited internally and depends on the input voltage, see electrical characteristics for more details. Note: Within the functional range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the electrical characteristics table. <sup>2)</sup> If $V_{l,ext,min} \le V_l \le V_{Q,nom} + V_{dr}$ , then $V_Q = V_l - V_{dr}$ . If $V_l < V_{l,ext,min}$ , then $V_Q$ can drop to 0 V. <sup>3)</sup> Not subject to production test, specified by design. <sup>4)</sup> The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%. #### 3 General product characteristics #### 3.3 Thermal resistance #### Table 4 Thermal resistance | Parameter | Symbol Values | | | s | Unit | Note or condition | P-Number | |---------------------|---------------|------|------|------|------|---------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Junction to case | $R_{thJC}$ | _ | 4 | _ | K/W | 1) | PRQ-210 | | Junction to ambient | $R_{thJA}$ | - | 28 | _ | K/W | 1) 2) 2s2p board | PRQ-212 | | Junction to ambient | $R_{thJA}$ | - | 123 | - | K/W | 1) 3) 1s0p board, footprint only | PRQ-213 | | Junction to ambient | $R_{thJA}$ | - | 58 | - | K/W | 1) 3) 1s0p board, 300 mm <sup>2</sup> heatsink area on PCB | PRQ-214 | | Junction to ambient | $R_{thJA}$ | - | 46 | - | K/W | 1) 3) 1s0p board, 600 mm <sup>2</sup><br>heatsink area on PCB | PRQ-215 | <sup>1)</sup> Not subject to production test, specified by design. Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information visit www.jedec.org. <sup>2)</sup> Specified $R_{thJA}$ value is according to JEDEC JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the product (chip and package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with two inner copper layers (2 × 70 $\mu$ m Cu, 2 × 35 $\mu$ m Cu). Where applicable, a thermal via array next to the package contacted the first inner copper layer. <sup>3)</sup> Specified $R_{\text{thJA}}$ value is according to JEDEC JESD51-3 at natural convection on FR4 1s0p board; the product (chip and package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with one copper layer (1 × 70 $\mu$ m Cu). #### 4 Voltage regulation ## 4 Voltage regulation #### 4.1 Functional description voltage regulation The output voltage $V_Q$ is internally divided by a resistor network. The device compares this fractional voltage to an internal voltage reference and drives the pass transistor accordingly. The control loop stability depends on the following factors: - output capacitor C<sub>O</sub> - load current - chip temperature - internal circuit design #### **Output capacitor** To ensure stable operation, the capacitance of the output capacitor and its equivalent series resistor (ESR) requirements as specified in Table 3 must be maintained. The output capacitor must be sized according to the requirements of the application to be able to buffer load steps. #### Input capacitors, reverse polarity protection diode An input capacitor $C_1$ is recommended to compensate for line influences. In order to block influences such as pulses and high frequency distortion at the input, an additional reverse polarity protection diode and a combination of several capacitors for filtering should be used. Connect the capacitors close to the component's terminals. #### **Smooth ramp-up** In order to prevent overshoots during startup, a smooth ramp-up function is implemented. This ensures a reduced output voltage overshoot during startup, mostly independent from load and output capacitance. #### **Output current limitation** If the load current exceeds the specified limit, due to a short-circuit for example, then the device limits the output current and the output voltage decreases. #### Overtemperature shutdown The overtemperature shutdown circuit prevents the device from immediate destruction by switching off the power stage in the case of a fault condition, which could occur due to a permanent short-circuit at the output, for example. After the device cools down, the regulator restarts. This leads to an oscillatory behavior of the output voltage until the fault condition is removed. However, any junction temperature above the maximum junction temperature $T_j$ is outside the maximum ratings and therefore significantly reduces the lifetime of the device. ## 4 Voltage regulation Figure 3 Voltage regulation Figure 4 Output voltage versus input voltage #### 4 Voltage regulation ## 4.2 Electrical characteristics voltage regulation #### Table 5 Electrical characteristics voltage regulation $T_{\rm j}$ = -40 °C to +150 °C, $V_{\rm l}$ = 13.5 V, all voltages with respect to ground (unless otherwise specified) Typical values are given at $T_{\rm j}$ = 25 °C | Parameter | Symbol | mbol Values | | Unit | Note or condition | P-Number | | | |-----------------------------------------------|------------------------|-------------|------|------|-------------------|-------------------------------------------------------------------------------------------|--------|--| | | | Min. | Тур. | Max. | 1 | | | | | Output voltage accuracy | $V_{\mathrm{Q}}$ | 4.9 | 5.0 | 5.1 | V | 0.05 mA $\leq I_Q \leq$ 500 mA;<br>7.1 V $\leq V_I \leq$ 28 V | PRQ-48 | | | Output voltage accuracy | $V_{\mathrm{Q}}$ | 4.9 | 5.0 | 5.1 | V | 0.05 mA $\leq I_Q \leq$ 250 mA;<br>6.0 V $\leq V_I \leq$ 40 V | PRQ-49 | | | Dropout voltage | $V_{ m dr}$ | - | 450 | 950 | mV | $I_{Q} = V_{I} - V_{Q};$ $I_{Q} = 250 \text{ mA}$ | PRQ-55 | | | Power supply ripple rejection | PSRR | _ | 55 | _ | dB | $I_{ripple} = 100 \text{ Hz};$ $I_{ripple} = 0.5 \text{ V}_{pp};$ $I_{Q} = 10 \text{ mA}$ | PRQ-57 | | | Output current limitation | | | | | | | ' | | | Output current limitation | $I_{Q,max}$ | 501 | 750 | 1100 | mA | 0 V < V <sub>Q</sub> < V <sub>Q,nom</sub> - 0.1 V; | PRQ-59 | | | Line regulation, load regulat | ion | | | | | | · | | | Load regulation steady-state | $\Delta V_{ m Q,load}$ | -30 | -5 | _ | mV | $I_{\rm Q}$ = 0.05 mA to 500 mA;<br>$V_{\rm I}$ = 7.5 V | PRQ-61 | | | Line regulation steady-state | $\Delta V_{ m Q,line}$ | - | 1 | 10 | mV | $V_1 = 8 \text{ V to } 32 \text{ V};$<br>$I_Q = 5 \text{ mA}$ | PRQ-62 | | | Overtemperature shutdown | <u>'</u> | | | | | | ' | | | Overtemperature shutdown threshold | $T_{\rm j,sd}$ | 151 | 175 | 200 | °C | <sup>2)</sup> T <sub>j</sub> increasing | PRQ-63 | | | Overtemperature shutdown threshold hysteresis | $T_{\rm j,sdh}$ | - | 10 | _ | °C | <sup>2)</sup> T <sub>j</sub> decreasing PF | | | <sup>1)</sup> Measured when the output voltage $V_{\mathbb{Q}}$ has dropped by 100 mV while input voltage was gradually decreased. <sup>2)</sup> Not subject to production test, specified by design. 4 Voltage regulation ## 4.3 Typical performance characteristics voltage regulation Output voltage $V_Q$ versus junction temperature $T_i$ Dropout voltage $V_{dr}$ versus output current $I_{O}$ Output voltage $V_{\mathbb{Q}}$ versus input voltage $V_{\mathbb{I}}$ Dropout voltage $V_{dr}$ versus junction temperature $T_i$ #### 4 Voltage regulation Line regulation $\Delta V_{\mathrm{Q,line}}$ versus input voltage V<sub>I</sub> Maximum output current $I_{Q,max}$ versus input voltage V<sub>I</sub> Load regulation $\Delta V_{\rm Q,load}$ versus output current change △IO Power supply rejection ratio PSRR versus ripple frequency f # infineon ## 4 Voltage regulation Equivalent series resistance $\textit{ESR}_{C_Q}$ versus output current $I_Q$ **5 Current consumption** ## **5** Current consumption ## 5.1 Electrical characteristics current consumption #### Table 6 Electrical characteristics current consumption $T_{\rm j}$ = -40 °C to +150 °C, $V_{\rm l}$ = 13.5 V, all voltages with respect to ground (unless otherwise specified) Typical values are given at $T_{\rm j}$ = 25 °C | Parameter | Symbol | Symbol Values | | | | Note or condition | P-Number | |---------------------|------------------|---------------|------|------|----|-----------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Current consumption | $I_{\mathrm{q}}$ | _ | 4.3 | 8 | μΑ | $I_{q} = I_{1} - I_{Q};$<br>$I_{Q} = 0.05 \text{ mA};$<br>$T_{j} < 125^{\circ}\text{C}$ | PRQ-66 | | Current consumption | $I_{\mathrm{q}}$ | _ | 8 | 12 | μΑ | $I_{q} = I_{l} - I_{Q};$ $I_{Q} = 1 \text{ mA};$ $T_{j} < 125^{\circ}\text{C}$ | PRQ-202 | | Current consumption | $I_{\mathrm{q}}$ | _ | 16 | 21 | μΑ | $I_{q} = I_{l} - I_{Q};$<br>$I_{Q} = 10 \text{ mA};$<br>$T_{j} < 125^{\circ}\text{C}$ | PRQ-190 | | Current consumption | $I_{\mathrm{q}}$ | _ | 140 | 210 | μΑ | $I_{q} = I_{1} - I_{Q};$ $I_{Q} = 500 \text{ mA};$ $I_{j} < 125^{\circ}\text{C}$ | PRQ-67 | <sup>1)</sup> Not subject to production test, specified by design. #### **5 Current consumption** ## 5.2 Typical performance characteristics current consumption Current consumption $I_q$ versus output current $I_Q$ Current consumption $I_q$ versus input voltage $V_l$ Current consumption $I_q$ versus junction temperature $T_i$ Current consumption $I_q$ versus junction temperature $T_i$ #### **6 Application information** ## 6 Application information #### 6.1 Application diagram Note: The following information is given as an example for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Figure 5 Application diagram Note: This figure is a simplified example of an application circuit. The function must be verified in the application. ## **6.2** Selection of external components #### 6.2.1 Input pin Figure 5 shows an example of the input circuitry for a linear voltage regulator. A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line, for example ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB. An aluminum electrolytic capacitor in the range of 10 $\mu$ F to 470 $\mu$ F is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor must be placed close to the input pin of the linear voltage regulator. An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and to protect the device from damage due to overvoltage. The external components at the input pin are optional, but they are recommended to deal with possible external disturbances. #### 6.2.2 Output pin An output capacitor is mandatory for the stability of linear voltage regulators. Furthermore, it serves as an energy buffer during load jumps, to compensate and maintain a constant output voltage potential. It must be dimensioned according to the specific requirements of the application. The requirements for the output capacitor are given in Table 3. The device is designed to be stable with low ESR capacitors as well. According to automotive requirements, ceramic capacitors with X5R or X7R dielectrics are recommended. The output capacitor should be placed as close as possible to the voltage regulator's output and GND pin and on the same side of the PCB as the regulator itself. # infineon #### **6 Application information** In case of a possible transient voltage on the input or a transient load current, the capacitance should be dimensioned accordingly. The configuration must be verified in the real application to ensure that the output stability requirements are fulfilled. #### 6.3 Thermal considerations From the known input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated as follows: $$P_D = (V_I - V_Q) \times I_Q + V_I \times I_q$$ #### **Equation 1** with - P<sub>D</sub>: continuous power dissipation - V<sub>I</sub>: input voltage - *V*<sub>O</sub>: output voltage - I<sub>O</sub>: output current - *l*<sub>a</sub>: quiescent current The maximum acceptable thermal resistance $R_{thJA}$ is given by: $$R_{thJA} = \frac{T_{j,max} - T_a}{P_D}$$ #### **Equation 2** with - $T_{i,max}$ : maximum allowed junction temperature - T<sub>a</sub>: ambient temperature Based on the above calculation the proper PCB type and the necessary heat sink area can be determined by referring to the specification for thermal resistance in Table 4. #### 6.4 Reverse polarity protection The device has no internal protection against reverse polarity and thus requires an external reverse polarity protection diode against negative supply voltage. The absolute maximum ratings of the device as specified in Table 2 must be maintained. #### 6.5 Further application information For further information, you may contact www.infineon.com. #### 7 Package information #### **Package information** 7 Figure 6 PG-T0252-3 #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a Green Product. Green Products are RoHS compliant (Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). #### Information on alternative packages Please visit www.infineon.com/packages. ## 8 Revision history # 8 Revision history | Revision | Date | Changes | |----------|------------|-------------------| | 1.0 | 2023-05-25 | Datasheet created | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2023-05-25 Published by Infineon Technologies AG 81726 Munich, Germany © 2023 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-Z8F68807945 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.