# **MP5990** # 16V, 50A, 1mΩ R<sub>DS(ON)</sub>, Fully Integrated Hot-Swap Solution with PMBus Interface #### DESCRIPTION The MP5990 is a fully integrated, PMBus compatible, compact hot-swap protection device. It contains a hot-swap controller and a high-side power MOSFET (HS-FET), which allow it to operate as a standalone device. The MP5990 can also operate as a hot-swap controller in parallel with the multi-phase MP5991. The device can achieve up to 50A of continuous output current (I<sub>OUT</sub>) per device at room temperature, and up to 60A of continuous lour with airflow. The device limits the backplane voltage drop by limiting the inrush current to the load while a circuit card is inserted into a live backplane power source. The MP5990 limits the internal MOSFET current ( $I_{\text{FET}}$ ) by controlling the gate voltage ( $V_{\text{GATE}}$ ) via the current limit ( $I_{\text{LIMIT}}$ ) reference input and soft-start ramp. The MP5990 provides many features to simplify system design, such as an integrated current mirror to monitor $I_{\text{OUT}}$ and integrated on-die temperature-sensing. This eliminates the need for an external current-sense power resistor, power MOSFET, and temperature-sense device. The MP5990 provides rich fault protections, such as input voltage $(V_{IN})$ over-voltage protection (OVP), $I_{OUT}$ over-current protection (OCP), short-circuit protection (SCP), and over-temperature protection (OTP). The MP5990 detects power MOSFET gate, source, and drain short conditions. The fault status can be indicated with the fault report output (GOK). The MP5990 also provides $V_{IN}$ under-voltage warning (UVW), output over-current warning $(D_OC)$ and power good (PG) indication. The PMBus interface provides $V_{IN}$ , input current $(I_{IN})$ , input energy $(E_{IN})$ , output voltage $(V_{OUT})$ , $I_{OUT}$ , input power $(P_{IN})$ , and output power $(P_{OUT})$ telemetry. The MP5990 monitors and reports fault statuses through the PMBus interface. The MP5990 is available in an LGA-45 (5mmx7mm) package. #### **FEATURES** - 4V to 16V Operating Input Voltage (V<sub>IN</sub>) Range - Maximum 50A of Output Current (I<sub>OUT</sub>) - Supports 60A of I<sub>OUT</sub> with Air Flow - 1mΩ Integrated Power MOSFET - PMBus/I<sup>2</sup>C 1.3 Compatible - ±1% IMON Reporting Accuracy - Built-In MOSFET Driver - Integrated Current-Sense with Sense Output - Configurable Over-Current Limit - Configurable Short-Circuit Current Limit - Built-In Insertion Delay - Configurable Soft Start (SS) - Built-In Fuse Health Reporting - Fault Signal Output (GOK) - Power Good Indication (PG) - V<sub>IN</sub> Under-Voltage Warning (UVW) - Fault Type Indication (FLT\_TYPE) - Faults Auto-Record to the NVM - V<sub>IN</sub> OVP, SCP, OCP, and OTP with Options for No Action, Latch, Retry, or Hiccup Mode - Intelli-Fuse Junction Temperature Monitoring - Intelli-Fuse Controller - Built-in NVM to Store Custom Configurations - High Precision E<sub>IN</sub>, P<sub>IN</sub>, P<sub>OUT</sub>, and I<sub>OUT</sub> Reporting - Configurable TON\_DELAY and TOFF\_DELAY - NVM Write Protection - Available in an LGA-45 (5mmx7mm) Package #### **APPLICATIONS** - Hot Swaps - PC Cards - Disk Drives - Servers - 5G Telecom - Networking - Laptops All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. #### **TYPICAL APPLICATION** Figure 1: MP5990 Standalone Application Circuit ## **TYPICAL APPLICATION** (continued) Figure 2: MP5990 (Master) + 1-Phase MP5991 (Slave) - Parallel Operation 3 #### ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating | |------------------|------------------|-------------|------------| | MP5990GMA-xxxx** | LGA-45 (5mmx7mm) | See Below | 3 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP5990GMA-xxxx-Z). \*\* "xxxx" is the configuration code identifier for the register settings stored in the NVM. Each "x" can be a hexadecimal value between 0 & F. Contact an MPS FAE to create this unique number. "-0000" is the universal configuration code with default values. #### TOP MARKING # MPSYYWW MP5990 LLLLLLL MPS: MPS prefix YY: Year code WW: Week code MP5990: Part number LLLLLL: Lot number #### **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | | NCTIONS | | | |--------------------------------------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin# | Name | I/O | Description | | 1, 2, 3, 4,<br>5, 6, 7, 8,<br>42, 43 | VIN | A [I] | <b>System input power supply.</b> The VIN pin is connected to the drain of the integrated power MOSFET. | | 9 | VINSEN | A [I] | Input voltage ( $V_{IN}$ ) sensing. The VINSEN pin reads back $V_{IN}$ through the internal analog-to-digital converter (ADC). Connect VINSEN to the VIN rail via a resistor divider. | | 10 | ALT# | D [O] | PMBus alert signal. | | 11 | SCL | D [I] | PMBus clock signal. | | 12 | SDA | D [I/O] | PMBus data signal. | | 13 | PG/OCW# | D [O] | <b>Multi-function pin.</b> The PG/OCW# pin can be configured for power good (PG) or over-current warning (OCW) indication via register C7h, bit[13]. When this pin is set to PG, this pin is the open-drain PG indicator. If the SS pin's voltage exceeds 340mV and $V_{\text{OUT}}$ exceeds the PG setting threshold, PG asserts high. When this pin is set to OCW#, it acts as an open-drain OCW indicator. If the sensed $I_{\text{OUT}}$ exceeds the OCW threshold, this pin asserts low. | | 14 | VIN_UVW# | D [O] | <b>Input under-voltage warning (UVW) open-drain indicator.</b> If V <sub>IN</sub> drops below its configured UVW threshold, the VIN_UVW# pin asserts low. | | 15 | VTEMP | A [I] | Junction temperature (T <sub>J</sub> ) sense. Connect all the VTEMP pins of the e-fuse slaves to the MP5990's VTEMP pin. Place a minimum $10k\Omega$ resistor and a maximum 1nF capacitor in parallel from VTEMP to AGND. The MP5990 senses the voltage on the VTEMP pin and reports the maximum T <sub>J</sub> of all IntelliFuse phases. | | 16 | SS | A [O] | <b>Soft-start time (tss) setting.</b> $t_{SS}$ is set by an external capacitor connected to the SS pin. The internal circuitry controls the $V_{OUT}$ slew rate during start-up. | | 17, 45 | VDD33 | Power | Internal 3.3V LDO output. Place a $1\mu F$ decoupling capacitor close to the VDD33 and GND pins. | | 18, 44 | GND | Α | Ground. | | 19 | VDD18 | Power | <b>1.8V LDO output.</b> The VDD18 pin provides the power supply for the internal digital circuit. Connect a 1µF bypass capacitor from VDD18 to AGND. | | 20 | CS | A [O] | <b>Current-sense output.</b> The CS pin's voltage ( $V_{CS}$ ) is compared to $V_{OCREF}$ to determine the Intelli-Fuse over-current (OC) limit. $V_{CS}$ can assert the D_OC pin when it is compared to the OCWREF pin's voltage ( $V_{OCWREF}$ ). Connect a resistor from the CS pin to GND to generate $V_{CS}$ . | | 21 | IMON | A [I/O] | <b>Current monitor output.</b> The IMON pin's output current (Iout) is proportional to the current flowing through the device. Place a resistor and a 2.2nF to 100nF capacitor in parallel from IMON to AGND. The MP5990 senses the voltage on IMON and converts the voltage into the total Iout report. | | 22 | OCREF | A [O] | OC limit reference. $V_{\text{OCREF}}$ is the digital-to-analog converter (DAC) output of the internal OC limit reference. The MP5990 compares $V_{\text{OCREF}}$ and $V_{\text{CS}}$ to determine the Intelli-Fuse OC limit. | | 23 | ADDR | A [I] | <b>PMBus address 4 LSB setting.</b> Connect a resistor divider from the VDD18 to AGND pin to set the 4LSB of the PMBus address based on the ADDR pin's voltage. | | 24 | VOSEN | A [I] | <b>Output voltage (Vouτ) sensing.</b> The VOSEN pin reads back Vouτ through the internal ADC. Connect VOSEN to the rail output via a resistor divider. | # PIN FUNCTIONS (continued) | Pin # | Name | I/O | Description | |-------------------------------------------------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | SCREF_<br>OCWREF | A [O] | Short-circuit current limit reference and over-current warning (OCW) reference. The SCREF_OCWREF pin is a DAC output that sets the short-circuit current limit and OCW current limit. If Vss > 340mV and ON is high, the pin transits from SCREF to OCWREF. | | 26 | EN | D [I] | <b>Enable control.</b> The EN pin is a digital input that turns the MP5990 on and off. Drive EN high to turn on the MP5990; drive it low to turn off the device. | | 27, 28, 29,<br>30, 31, 32,<br>33, 34, 35,<br>36 | VOUT | A [O] | Output voltage. The VOUT pin is connected to the source of the integrated power MOSFET. | | 37 | D_OC | D [O] | <b>OC indication digital output.</b> The D_OC pin is an open-drain output. If V <sub>CS</sub> exceeds V <sub>OCWREF</sub> , D_OC asserts low. | | 38 | ON | D [O] | <b>Power MOSFET on/off control.</b> Pull the ON pin above 2V to turn on the efuse power MOSFET; pull ON below 0.6V to turn off the e-fuse power MOSFET. The e-fuse power MOSFET cannot be turned off by pulling ON low externally. | | 39 | GOK | D [I/O] | Intelli-Fuse open-drain fault reporting output, and multi-phase slave fault detection input. The GOK pin is an open-drain output. If a fault occurs, GOK asserts low and latches. The faults that can trigger GOK include input over-voltage (OV) faults, output OC faults, short-circuit faults, over-temperature (OT) faults, and FET health faults. When the MP5990 operates in parallel with the MP5991, the GOK pin works as the input for the slave phases' (MP5991) fault detections. If GOK is pulled low by the slaves, then the master (MP5990) pulls the ON pin low to disable the output. | | 40 | FLT_TYPE | A [I] | <b>Intelli-Fuse fault type indication output.</b> The FLT_TYPE pin reports the fault type. During multi-phase operation, connect the FLT_TYPE pins together to indicate the most serious fault in the system. | | 41 | MODE | A [I] | <b>Mode selection.</b> Connect a $120k\Omega$ ( $\pm 10\%$ ) resistor from the MODE pin to GND. | 6 #### **ABSOLUTE MAXIMUM RATINGS (1)** #### ESD Ratings (3) | Human body model (HE | 3M) | Class | 1C | |------------------------|-----|----------|-----| | Charged device model ( | CDM | )Class C | C2B | #### Recommended Operating Conditions (4) Input voltage operating range ......4V to 16V Operating junction temp (T<sub>J</sub>).... -40°C to +125°C **Thermal Resistance** (5) **θ**<sub>JA</sub> **θ**<sub>JC</sub> LGA-45 (5mmx7mm)......22.9....10.1...°C/W #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J$ (MAX), the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = ( $T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - Followed ANSI/ESDA/JEDEC JS-001 for HBM and ANSI/ESDA/JEDEC JS-002 for CDM. - The device is not guaranteed to function outside of its operating conditions. - 5) Measured on JESD51-7, 4-layer PCB. #### **ELECTRICAL CHARACTERISTICS** $V_{IN} = 12V$ , EN = high, $R_{CS} = 2k\Omega$ , $R_{IMON} = 2k\Omega$ , $T_A = 25^{\circ}$ C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------|------|--------------|----------|----------| | Supply Current | | | | | | | | | | EN is low, low-power mode | | 1.2 | 2.5 | mA | | | | EN is low, regular power mode | | 11 | 22.5 | mA | | Quiescent current | IQIN | Both EN and ON are high, no load | | 11.2 | 22.7 | mA | | | | Fault latch off | | 11 | 22.4 | mΑ | | <b>VDD33 Regulator and Unde</b> | r-Voltage Locko | ut (UVLO) | | | | | | VDD33 regulator output voltage | VDD33 | I <sub>VDD33</sub> = 0mA | 3.22 | 3.32 | 3.42 | V | | VDD33 regulator load | | $I_{VDD33} = 25mA$ | | | 2 | % | | capability | $\Delta$ VDD33 | I <sub>VDD33</sub> = 40mA | | | 3.5 | % | | VDD33 UVLO rising threshold | VDD33 <sub>VTH</sub> | | 2.55 | 2.7 | 2.85 | V | | VDD33 UVLO falling threshold | VDD33vtl | | 2.15 | 2.3 | 2.45 | V | | VDD33 UVLO hysteresis | VDD33 <sub>HYS</sub> | | | 400 | | mV | | VDD18 Regulator | I <del>-</del> | 1 | | 1 | <u> </u> | <u> </u> | | 1.8V regulator output voltage | | | 1.78 | 1.8 | 1.82 | V | | 1.8V regulator load | $\Delta$ VDD18 | I <sub>VDD18</sub> = 30mA | 0 | 1.0 | 2 | % | | capability | | | | | | 70 | | V <sub>IN</sub> Under-Voltage Protectio | n (UVP) and Ove | er-Voltage Protection (OVP) | | | | | | V <sub>IN</sub> analog UVLO rising threshold | Vin_vthr_ana | Disable digital V <sub>IN</sub> UVLO (C4h, | 3.05 | 3.2 | 3.35 | V | | V <sub>IN</sub> analog UVLO falling threshold | VIN_VTHF_ANA | bit[7] = 0) | 2.55 | 2.7 | 2.95 | V | | V <sub>IN</sub> digital on/off threshold configurable range <sup>(6)</sup> | V <sub>IN_ON_OFF_DGTL</sub> | Set by 35h, bits[6:0] and 36h, bits[6:0] | | 0 to<br>63.5 | | V | | V <sub>IN</sub> analog OVP threshold | VIN_OVP_ANA | Set the digital OVP threshold to 20V via 55h, bits[6:0] | 17 | 18.5 | 20 | V | | V <sub>IN</sub> analog OVP hysteresis | VIN_OVP_ANA_HYS | Auto-retry mode, set the digital OVP threshold to 20V via 55h, bits[6:0] | | 1.2 | | V | | V <sub>IN</sub> digital OV configurable range <sup>(6)</sup> | VIN_OVP_DGTL | Set by 55h, bits[6:0] | | 0 to<br>63.5 | | V | | Enable (EN) | | | | | | | | EN rising threshold | V <sub>EN_ON</sub> | | | 1.2 | | V | | EN falling threshold | V <sub>EN_OFF</sub> | | | 0.83 | | V | | EN high leakage | I <sub>IH(EN)</sub> | EN = 3.3V | | 3.6 | | μA | | Enable delay | t <sub>DLY_LP</sub> | Low-power mode, EN high to ON high, TON_DELAY = 0 | | 130 | | μs | | Enable delay | t <sub>DLY_RP</sub> | Regular power mode, EN high to ON high, TON_DELAY = 0 | | 0.5 | 10 | μs | | Power MOSFET | | | | | | | | On resistance | R <sub>DS(ON)</sub> | T <sub>J</sub> = 25°C, I <sub>FET</sub> = 2A | | 1 | 1.25 | mΩ | | | | T <sub>J</sub> = 125°C, I <sub>FET</sub> = 2A <sup>(6)</sup> | | 1.35 | 1.7 | | | Off-state leakage current | loff | V <sub>IN</sub> = 16V, power MOSFET off | | | 1 | μA | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN}$ = 12V, EN = high, $R_{CS}$ = 2k $\Omega$ , $R_{IMON}$ = 2k $\Omega$ , $T_A$ = 25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------|----------------------|-------------------------------------------------------------------------|-------|-------------|-------|-------| | ON | | | | 71 | | | | ON output low voltage | Volon | | | | 0.6 | V | | ON output high voltage | Vohon | | 2 | | | V | | ON output at no power | Vonini | VDD33 < UVLO threshold, EN = 0, sink current = 100µA | | | 0.6 | V | | FET on insertion delay time | t <sub>DLY_ON</sub> | V <sub>IN</sub> and VDD33 > UVLO threshold | 0.8 | 1.3 | 1.8 | ms | | ON blanking time | tonblank | ON reset from fault status, high level trig mode | 0.7 | 1 | 1.5 | ms | | Analog-to-Digital Converte | r (ADC) | | | | | | | Voltage range (6) | FS <sub>ADC</sub> | | | 0 to<br>1.6 | | V | | Reference voltage | | | -0.5% | 1.6 | +0.5% | V | | ADC resolution (6) | | | | 10 | | bits | | DNL <sup>(6)</sup> | | | | 1 | | LSB | | INL (6) | | | | 1 | | LSB | | Sample rate <sup>(6)</sup> | | | | 780 | | kHz | | <b>Current Monitor Output (IM</b> | ION) | | | | | | | IMON sense gain | | lоuт > 4A | 9.9 | 10 | 10.1 | μΑ/Α | | IMON sense offset | | I <sub>OUT</sub> > 4A | -1 | | +1 | μΑ | | Current-Sense (CS) Output | for Over-Cur | rent Protection (OCP) | | | | | | CS gain | Ics / Iout | I <sub>OUT</sub> > 4A | 9.6 | 10 | 10.4 | μΑ/A | | CS gain offset | | I <sub>OUT</sub> > 4A | -1 | | +1 | μA | | <b>Over-Current Limit Referer</b> | nce (OCREF) | | | | | | | | | $V_{BE}$ at $V_{OUT}$ < 80% of $V_{IN}$ , $T_J$ = 25°C | 570 | 635 | 699 | mV | | OCREF internal max current limit clamp | VOCREF_CLAMP | $V_{BE}$ at $V_{OUT}$ < 80% of $V_{IN}$ , $T_J = 125^{\circ}C$ $^{(6)}$ | 370 | 440 | 570 | mV | | | | V <sub>OUT</sub> ≥ 80% of V <sub>IN</sub> | 1.9 | 2 | 2.1 | V | | OCREF over-current (OC) regulation timer | t <sub>OC_REG</sub> | $V_{OUT} \ge 90\%$ of $V_{IN}$ , $V_{OCREF} \ge 0.3V$ | | 220 | | μs | | OCREF DAC operating range (6) | FSDACOCREF | | | 0 to<br>1.8 | | ٧ | | DAC reference | Vocrefref | | 1.74 | 1.76 | 1.78 | V | | Resolution (6) | Resolution | | | 6 | | bit | | Resolution (%) | $\Delta$ DAC_OCREF | | | 28 | | mV | | OCREF DAC buffer sink | | Isink = 200µA, Vocref = 0.31V | | 6 | | % | | ability | $\Delta$ ocref_si | Isink = 200µA , Vocref = 1.76V | | 1 | | % | | OCREF DAC buffer source | | Isource = 200µA, Vocref = 0.31V | | -4 | | % | | ability | $\Delta$ ocref_so | Isource = 200µA, Vocref = 1.76V | | -1 | | % | | <b>Short Circuit Current Limit</b> | Reference (S | CREF) | | | • | | | | , | SC limit = 40A | | 0 | 0.16 | V | | 00055 11 1 | | SC limit = 60A | 0.24 | 0.3 | 0.36 | V | | SCREF voltage range for | V <sub>SCLIMIT</sub> | SC limit = 80A | 0.48 | 0.6 | 0.72 | V | | short-circuit current limit | | SC limit = 120A | 0.96 | 1.2 | 1.44 | V | | | | SC limit = 100A | 1.68 | | | V | | Short-circuit current limit accuracy (6) | ILIMITSC | V <sub>SCREF</sub> > 1.68V | | 100 | | А | 9 # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 12V$ , EN = high, $R_{CS} = 2k\Omega$ , $R_{IMON} = 2k\Omega$ , $T_A = 25^{\circ}$ C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------|------|-------------|------|-----------------| | Short-circuit protection response time <sup>(6)</sup> | tsc | | | 200 | | ns | | Short-circuit start-up protection timer | tsc_timer | V <sub>OUT</sub> < 1/8 of V <sub>IN</sub> , MOSFET current is regulated by V <sub>BE</sub> | | 2.1 | 3.2 | ms | | SCREF DAC voltage range (6) | FSDAC SCREF | | | 0 to<br>1.8 | | V | | SCREF DAC reference | V <sub>SCREF</sub> REF | | 1.74 | 1.76 | 1.78 | V | | Resolution (6) | Resolution | | | 6 | | bits | | TRESOLUTION V | $\Delta_{DAC}$ ocref | | | 28 | | mV | | SCREF DAC buffer sink ability | $\Delta$ scref_si | I <sub>SINK</sub> = 200µA, V <sub>SCREF</sub> = 0.31V<br>I <sub>SINK</sub> = 200µA, V <sub>SCREF</sub> = 1.76V | | 6 | | %<br>% | | SCREF DAC buffer source ability | $\Delta$ scref_so | Isource = 200µA, Vscref = 0.31V<br>Isource = 200µA, Vscref = 1.76V | | -2<br>-1 | | %<br>% | | Soft Start (SS) | | TOOTHOL TOOKE THE | | <u> </u> | l . | ,,, | | SS pull-up current | Iss | $V_{IN} = 12V$ , $R_{SS} = 0.8M\Omega$ | 13 | 15 | 17 | μA | | SS pull low voltage | V <sub>OL_</sub> ss | Sink current = 10mA | | | 0.2 | V | | SS MOSFET off-state leakage current | I <sub>LKG_</sub> ss | ON = 0, V <sub>SS</sub> = 3.3V | | | 1 | μΑ | | SS internal comparator threshold | Vss тн | Transit from SCREF to OCWREF | | 340 | | mV | | <b>GOK Output and Comparator</b> | • | | | I. | I. | | | Output low voltage | V <sub>OL_</sub> GOK | Sink current = 10mA | | | 0.3 | V | | GOK off-state leakage current | I <sub>LKG_GOK</sub> | V <sub>GOK</sub> = 3.3V | | | 3 | μΑ | | GOK internal pull-up resistor (6) | R <sub>GOK_INT</sub> | | | 370 | | kΩ | | GOK comparator low threshold | V <sub>GOK_ТН</sub> | Fault status | 1.05 | 1.16 | 1.3 | V | | GOK comparator hysteresis | V <sub>GOK</sub> HYS | | | 900 | | mV | | GOK fault delay time | | | | 10 | 15 | μs | | D_OC Output | | | | | | | | Output low voltage | Vol_doc | Sink current 10mA | | | 0.3 | V | | D_OC bar off-state leakage current | I <sub>LKG_DOC</sub> | V <sub>DOC</sub> = 3.3V | | | 1 | μΑ | | D_OC high to low threshold | V <sub>DOC_</sub> тн | $V_{OUT} \ge 90\%$ of $V_{IN}$ ,<br>$0.3V \le V_{OCWREF} \le 1.8V$ ,<br>$R_{MODE} = 120k\Omega$ | 95% | 100% | 105% | Vocwref | | OCW Output | | | | | | | | OCW low voltage | Volgok | Sink current = 10mA | | | 0.3 | V | | OCW high leakage current | IL <sub>GOK</sub> | Vocw = 3.3V | | 1.5 | 2.3 | μΑ | | FET Short Detection | | | 1 | 1 | 1 | | | FET drain-to-source short analog entry threshold | Vout_dsth | | 85% | 90% | 95% | VIN | | FET drain-to-source short analog recovery threshold | V <sub>OUT_FAULTH</sub> | | 65% | 70% | 75% | V <sub>IN</sub> | | GS short protection delay time (6) | t <sub>GS_ST</sub> | Vss > VDD33 - 0.7 | 200 | 250 | 300 | ms | #### **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 12V$ , EN = high, $R_{CS} = 2k\Omega$ , $R_{IMON} = 2k\Omega$ , $T_A = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------------|--------------------------|---------------------------------------------------------------------|-------|-----|-------|-------| | Fault Type Indication Outp | ut (FLT_TYPE) | Total 6 Types | • | | | | | FLT_TYPE voltage during SCP (6) | V <sub>FLT_TYPESC</sub> | Short-circuit fault | | 1.5 | | V | | FLT_TYPE voltage during OCP | V <sub>FLT_TYPEOC</sub> | OC fault during normal operation and soft start | 1.16 | 1.2 | 1.24 | V | | FLT_TYPE voltage during OTP and V <sub>IN</sub> OVP | V <sub>FLT_TYPEOT</sub> | Ove-temperature (OT) fault, V <sub>IN</sub> over-voltage (OV) fault | 0.865 | 0.9 | 0.935 | ٧ | | FLT_TYPE voltage during FET GS and DS short | V <sub>FLT_TYPEDSS</sub> | FET DS and GS short event | 0.57 | 0.6 | 0.63 | V | | FLT_TYPE voltage during GOK fault | V <sub>FLT_TYPEGSS</sub> | GOK fault event | 0.275 | 0.3 | 0.325 | V | | FLT_TYPE voltage at other faults | VFLT_TYPEOTHER | | 0.08 | 0.1 | 0.12 | V | | MODE | | | | | | | | MODE source current | I <sub>MODE</sub> | | 9 | 10 | 11 | μA | | MODE voltage setting window | $V_{MODE}$ | $R_{MODE} = 120k\Omega$ | 0.96 | 1.2 | 1.44 | V | | VTEMP | | | • | | | | | VTEMP sense gain (6) | | | | 8.7 | | mV/°C | | VTEMP sense output (6) | | T <sub>J</sub> = 25°C | | 370 | | mV | | Thermal Shutdown | | | | | | | | OT threshold (6) | $T_{J\_OTP}$ | | | 145 | | °C | | <b>PMBus Timing Characteris</b> | tics (1MHz) (6) (7) | ) | | | | | | Operating frequency range | | | 10 | | 1000 | kHz | | Bus free time | | Between a stop and start condition | 0.5 | | | μs | | Hold time | | | 0.26 | | | μs | | Repeated start condition set-up time | | | 0.26 | | | μs | | Stop condition setup time | | | 0.26 | | | μs | | Data hold time | | | 0 | | | ns | | Data set-up time | | | 50 | | | ns | | Clock low timeout | | | 25 | | 35 | ms | | Clock low period | | | 0.5 | | | μs | | Clock high period | | | 0.26 | | 50 | μs | | Clock/data falling time | | | | | 120 | ns | | Clock/data rising time | | | | _ | 120 | ns | #### Note: <sup>6)</sup> Guaranteed by design or characterization data. Not tested in production. The device supports 100kHz, 400kHz, and 1MHz bus speeds. The PMBus timing parameters in this table are for operation at 1MHz. If the PMBus operating frequency is 100kHz or 400kHz, refer to the SMBus specifications for timing parameters. #### TYPICAL CHARACTERISTICS $V_{IN}$ = 12V, $C_{OUT}$ = 330 $\mu$ F, $R_{CS}$ = $R_{IMON}$ = 2k $\Omega$ , $T_A$ = 25°C, unless otherwise noted. #### **EN Threshold vs. Temperature** #### **VTEMP Voltage vs. Temperature** # TYPICAL CHARACTERISTICS (continued) $V_{IN}$ = 12V, $C_{OUT}$ = 330 $\mu$ F, $R_{CS}$ = $R_{IMON}$ = 2k $\Omega$ , $T_A$ = 25°C, unless otherwise noted. #### Safe Operation Area (SOA) Tested on the EV5990-5991-V-5PHASE-00A, 4-layer (2oz per layer), 11cmx15cm #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 12V, $C_{OUT}$ = 330 $\mu$ F, $R_{CS}$ = $R_{IMON}$ = 2k $\Omega$ , $T_A$ = 25°C, unless otherwise noted. #### TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 12V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2k\Omega$ , $T_A = 25$ °C, unless otherwise noted. #### TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, $C_{OUT}$ = 330 $\mu$ F, $R_{CS}$ = $R_{IMON}$ = 2k $\Omega$ , $T_A$ = 25°C, unless otherwise noted. CH1: Vout MP5990-CS MP5991-CS1 MP5991-CS2 CH2: CH3: CH4: # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 12V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2k\Omega$ , $T_A = 25$ °C, unless otherwise noted. # **Current Balance during Start-Up while Paralleling** 1 MP5990 and 2 MP5991s work in parallel, R<sub>IMON</sub> = R<sub>CS</sub> per device, I<sub>OUT</sub> = 0A # **Current Balance during Start-Up while Paralleling** 1 MP5990 and 2 MP5991s work in parallel, $R_{\text{IMON}} = R_{\text{CS}}$ per device, $I_{\text{OUT}} = 45 A$ © 2024 MPS. All Rights Reserved. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 3: Functional Block Diagram © 2024 MPS. All Rights Reserved. #### **OPERATION** The MP5990 is a fully integrated, PMBus compact hot-swap protection compatible. device. It contains a hot-swap controller and a high-side power MOSFET (HS-FET), which allow it to operate as a standalone device. The MP5990 can also operate as a hot-swap controller that works in parallel with the multiphase MP5991. The device can achieve up to 50A of continuous output current (I<sub>OUT</sub>) per device at room temperature, and up to 60A of continuous IOUT with airflow. The device limits the backplane voltage drop by limiting the inrush current to the load while a circuit card is inserted into a live backplane power source. The MP5990 limits the internal MOSFET current (I<sub>FET</sub>) by controlling the gate voltage (V<sub>GATE</sub>) via the current limit (I<sub>LIMIT</sub>) reference input and soft-start ramp. The MP5990 provides rich fault protections, such as input voltage (V<sub>IN</sub>) over-voltage protection (OVP), I<sub>OUT</sub> over-current protection (OCP), short-circuit protection (SCP), and overtemperature protection (OTP). The MP5990 detects power MOSFET gate, source, and drain short conditions. The fault status can be indicated with fault report output (GOK). The MP5990 also provides V<sub>IN</sub> under-voltage warning (UVW), output over-current warning (D OC) and power good (PG) indication. #### **Enable (EN) Control and Low-Power Mode** The EN pin controls the MP5990's on/off state. When V<sub>IN</sub> exceeds its rising threshold, VDD33 is generated, regardless of the EN pin's status. The MP5990 provides regular power mode and low-power mode (LPM). In regular power mode, the PMBus interface, access to the non-volatile memory (NVM), and control circuitries are all live, even when EN is low. EN controls the output of the ON pin, which turns the MOSFET on and off. When EN is low, the quiescent current (IQIN) is about 11mA in regular power mode. When LPM is enabled (ADVANCE CTRL (F1h), bit[12] = 1) and EN is low, most of the control circuitries are disabled to reduce the power consumption to 1.2mA. The PMBus interface and NVM are still accessible when the MP5990 is disabled. Connect EN to VDD33 for automatic start-up via VIN. #### **MOSFET On/Off Control (ON)** The ON pin is an output signal that turns the MOSFET on and off. In standalone operation, the MP5990 drives ON above 2V to turn on the power MOSFET. The MP5990 internally pulls ON below 0.6V to turn it off. In multi-phase applications, the ON pins of the e-fuse slaves are connected to the MP5990's ON pin. Then the MP5990 works as a master to control the system's on/off sequence. #### Soft Start (SS) The MP5990 limits the inrush current with a controlled output voltage (Vout) ramp-up slew rate. The SS capacitor (Css) determines the soft-start time (tss). When ON is pulled high and the insertion delay time ends, a constant current source proportional to V<sub>IN</sub> charges C<sub>SS</sub>. V<sub>OUT</sub> rises at a similar slew rate to V<sub>SS</sub>. C<sub>SS</sub> can be calculated with Equation (1): $$C_{SS} = \frac{9 \times t_{SS}}{R_{SS}} \tag{1}$$ Where $R_{SS}$ is $0.8M\Omega$ . For example, a 100nF capacitor sets t<sub>SS</sub> to 8.9ms. If the load capacitance is extremely large, the current required to maintain the preset tss exceeds the start-up current limit. In this scenario, the rising time is limited by the load capacitor and the start-up current limit (ILIMIT SU). Float the SS pin to generate a fast ramp-up voltage. A current source (12µA) pulls up the MOSFET gate. The gate charge current controls the V<sub>OUT</sub> rising time. Meanwhile, t<sub>SS</sub> is about 1.5ms, which is the minimum soft-start time. #### Start-Up Sequence Figure 4 on page 20 shows the start-up sequence in regular power mode. to to t1: At t0, V<sub>IN</sub> rises immediately once the MP5990 is hot plugged into a live backplane. After V<sub>IN</sub> exceeds its UVLO threshold, VDD33 starts ramping up. At t1, VDD33 reaches its UVLO rising threshold. Once the VDD33 power is ready, the GOK pin is high by default. t1 to t2: The power-on reset (POR) signal waits for all power supplies to be stable. After POR, the data in the multiple-time programmable (MTP) memory starts loading into the operating registers to initialize system configuration. After MTP copying ends, the system initialization delay (configured via D0h) starts. All analog-to-digital converter (ADC) channels start except for the ADDR channel. ON is low during this stage to keep the MOSFET off. t2 to t3: Once the system initialization delay ends, the OCREF and SCREF\_OCWREF pins output their limit settings. The PMBus address is set by detecting the ADDR pin voltage. Once the ADDR sample is obtained, the PMBus starts communication. If the MP5990 is configured for LPM, the device enters LPM once the system initialization delay ends. t3 to t4: At t3, EN asserts high. If OPERATION (01h) is set to 0x80 (its default value) before t3, TON\_DELAY starts counting. TON\_DELAY does not start if an ON command is not received. <u>t4 to t5</u>: When the TON\_DELAY time expires, ON pulls high to initiate the power MOSFET insertion delay time. $\underline{t5}$ to $\underline{t6}$ : At t5, the insertion delay time ends and the gate current source starts to charge the power MOSFET's gate. Once the MOSFET's gate voltage exceeds the turn-on threshold, the MP5990 starts to turn on the MOSFET with the controlled $V_{\text{OUT}}$ slew rate to limit the inrush current. <u>t6 to t7</u>: When the MP5990 detects that $V_{SS}$ exceeds 340mV and ON is high, the output of SCREF\_OCWREF transitions from the SCP limit (SCREF) to the over-current warning limit (OCWREF). The SCREF and OCWREF levels can be set via register OCW\_SC\_REF (C5h). If $V_{OUT}$ reaches the PG high threshold and the PG/OCW pin is selected to be PG, then PG asserts high. <u>t7 to t8</u>: At t8, soft start ends. At this point, the MOSFET is fully enhanced and can deliver energy to the output. Figure 4: Start-Up Sequence in Regular Power Mode Figure 5 shows the start-up sequence in LPM. In LPM, ADVANCE\_CTRL (F1h), bit[13] selects whether the device should enter the optional MTP copying mode or initiate the system initialization delay time after EN pulls high. If bit[13] is set to 0, then the MP5990 starts TON DELAY after EN goes high. This sequence is different from regular power mode. Figure 5: Start-Up Sequence in Low-Power Mode #### **Current-Sense Output (CS)** The CS pin provides a current proportional to I<sub>OUT</sub> flowing through the device. V<sub>CS</sub> is used for over-current (OC) limiting, OC warning indication, and parallel operation with start-up current balancing. The current-sense gain is 10µA/A while the MOSFET is fully on. A resistor (Rcs) on the CS pin generates Vcs. Ics can be estimated with Equation (2): $$I_{CS} = I_{OUT} \times 10 \mu A/A \tag{2}$$ V<sub>CS</sub> can be calculated with Equation (3): $$V_{cs} = I_{cs} \times R_{cs} \tag{3}$$ Once V<sub>CS</sub> reaches V<sub>OCREF</sub>, the internal circuit regulates V<sub>GATE</sub> to maintain a constant I<sub>FET</sub>. #### **Output Current Monitor (IMON)** provides MP5990 а high-accuracy MOSFET current monitor output (IMON). The current monitor gain is 10µA/A. Connect a resistor (R<sub>IMON</sub>) between the IMON and GND pins. The recommended IMON voltage (V<sub>IMON</sub>) range is 0V to 1.6V, which is also within the internal ADC-sensing limit. IMON can be estimated with Equation (4): $$I_{\text{IMON}} = I_{\text{OUT}} \times 10 \mu \text{A/A} \tag{4}$$ V<sub>IMON</sub> can be calculated with Equation (5): $$V_{IMON} = I_{IMON} \times R_{IMON}$$ (5) If there is no bandwidth requirement, place a 2.2nF to 100nF capacitor from IMON to GND to smooth the indicator voltage. The MP5990 can operate in parallel with multiple MP5991s or other devices for high-current applications. The current-balance loop balances the start-up current for each active channel. Connect the IMON pins of all devices together for current balancing. The sensed current from each active IMON pin is summed, then divided by the number of active channels. The resulting average load current (I<sub>LOAD</sub>) provides a value for the total I<sub>LOAD</sub>. Start-up current balancing is essential to achieve the thermal advantages of parallel operation. Current sharing/balancing can aid power loss by dissipating the heat across the devices and the large area. The MP5991's current balance is achieved by comparing the sensed CS current ( $I_{CS}$ ) of each device to the average current. This creates an appropriate $V_{GATE}$ adjustment for each IntelliFuse during start-up. The equivalent average $R_{IMON}$ ( $R_{IMON\_AVG}$ ) can be calculated with Equation (6): $$R_{IMON\_AVG} = R_{CS} / N$$ (6) Where N is the number of active devices. #### **Over-Current Limit Reference (OCREF)** The OCREF pin is a DAC output that sets the over-current reference (V<sub>OCREF</sub>), which can be configured to be between 0V and 1.76V via register OC\_REF (C6h). The MP5990's $I_{LOAD}$ is limited by $V_{OCREF}$ and the external current-sense resistor (R<sub>CS</sub>). To regulate $V_{GATE}$ , $V_{CS}$ is compared to $V_{OCREF}$ through an amplifier. This prevents the IntelliFuse current from exceeding the current limit set by $V_{OCREF}$ . To protect the MP5990 from overheating during start-up, the OCREF pin has an internal clamp voltage ( $V_{OCREF\_CLAMP}$ ) that depends on $V_{IN}$ and $V_{OUT}$ (see Figure 6). If $V_{OUT}$ is below 80% of $V_{IN}$ , then $V_{OCREF\_CLAMP}$ is $V_{BE}$ (about 635mV with a negative temperature coefficient). If $V_{OUT}$ exceeds 80% of $V_{IN}$ , then $V_{OCREF\_CLAMP}$ is released to 2V. Figure 6: OCREF Internal Clamp Voltage If $V_{\text{OCREF}}$ is below $V_{\text{OCREF\_CLAMP}}$ , the actual current-limit reference voltage is determined by $V_{\text{OCREF}}$ . If $V_{\text{OCREF}}$ exceeds $V_{\text{OCREF\_CLAMP}}$ , the actual current-limit reference voltage is determined by $V_{\text{OCREF\_CLAMP}}$ . #### **Over-Current Protection (OCP)** The MP5990 provides two types of OCP: $V_{\text{IMON}}$ -based total OCP and $V_{\text{CS}}$ -based OCP on the Intelli-Fuse. In multi-phase applications, Intelli-Fuse OCP can set the per-phase OCP limit. The total OCP limit can set the system's total OC limit. The Intelli-Fuse over-current limit ( $I_{LIMIT}$ ) is a function of the CS resistor ( $R_{CS}$ ), current-sense gain ( $G_{CS}$ ), and $V_{OCREF}$ . $I_{LIMIT}$ can be calculated with Equation (7): $$I_{LIMIT} = \frac{V_{OCREF}}{G_{CS} \times R_{CS}}$$ (7) The MP5990's current limit can exceed the normal maximum load current, allowing for tolerances in the current-sense value. #### Intelli-Fuse OCP during Start-Up If $V_{CS}$ exceeds $V_{OCREF}$ during SS, $V_{GATE}$ is regulated to maintain a constant $I_{FET}$ . If $V_{OUT}$ is below 1/8 of $V_{IN}$ and the MOSFET current is regulated by $V_{OCREF}$ for 2.1ms, then the MOSFET turns off as a faulty latch condition and GOK is pulled low (see Figure 7 on page 23). © 2024 MPS. All Rights Reserved. Figure 7: Failed Start-Up with Output Hard Short Intelli-Fuse OCP at Normal Operation If $V_{\text{OUT}}$ exceeds 80% of $V_{\text{IN}}$ , then the internal clamp voltage ( $V_{\text{OCREF\_CLAMP}}$ ) is released to 2V and $V_{\text{GATE}}$ is close to the internal charge pump voltage. Once SS finishes, the MP5990 begins normal operation. Once $V_{CS}$ (configured via an external resistor) exceeds $V_{OCREF}$ , the internal circuitry regulates $V_{GATE}$ to maintain a constant current on the MOSFET. To limit $I_{OUT}$ , the MOSFET's gate-to-source (GS) voltage ( $V_{GS}$ ) is regulated from 3.3V to 1V. The response time is about 14 $\mu$ s. $I_{OUT}$ may have a small overshoot during this response time. If $I_{OUT}$ exceeds the current limit ( $I_{LIMIT}$ ), then the internal fault timer (220µs) starts. If $I_{OUT}$ drops below $I_{LIMIT}$ within the fault timer period, then the device resumes normal operation. If $I_{OUT}$ exceeds $I_{LIMIT}$ for 220µs, then the MOSFET latches off and GOK pulls low (see Figure 8). Figure 8: Intelli-Fuse OCP Behavior If an Intelli-Fuse OC fault occurs, FLT\_TYPE outputs 1.2V for about 50µs to indicate an OCP\_FUSE fault. Then FLT\_TYPE releases to 0.3V since ON is pulled low internally. The MP5990 samples the FLT\_TYPE voltage during the 50µs hold time, then stores the detailed fault types to FAh, bits[2:0]. In latch-off mode, FLT\_TYPE can be reset to 0.1V by cycling the power on VIN, VDD33, or EN, or by sending an ON command. Then the MOSFET turns on with soft start. In hiccup mode, the MOSFET tries to soft start automatically and GOK is released high after the retry delay time ends. FLT\_TYPE reset back to 0.1V after the retry delay time expires. #### **Total OCP** The MP5990 senses the total output current ( $I_{TTL}$ ) through $V_{IMON}$ . The sensed ADC value is converted into a direct $I_{OUT}$ . $R_{IMON}$ can be configured via IOUT\_CAL\_GAIN (38h) and stored in the NVM. The sensed $I_{OUT}$ can be used for $I_{OUT}$ reporting, OCW, and OCP. The total phase number should be configured via IOUT\_GAIN\_PHASE (4Dh) and stored in the NVM. The total over-current limit ( $I_{TTL\_LIMIT}$ ) is configured via IOUT\_OC\_FAULT\_LIMIT (46h), and the total OC delay time ( $t_{TTL\_DELAY}$ ) is configured by register PRT\_DELAY (E8h). Total OCP can be configured for different protection modes via RETRY\_TIMES (F4h) and PROTECT\_CFG (E6h). These modes include no action, latch-off, retry (1 time to 14 times), and hiccup mode. If the total current exceeds I<sub>TTL\_LIMIT</sub> for the total OCP fault timer, then the MP5990 pulls ON low to turn off all the paralleled devices. Then GOK pulls low to indicate that the fault event occurred. Meanwhile, the PG and SS pins pull low and the FLT\_TYPE pin pulls to 0.3V (see Figure 9). Figure 9: Total OCP Behavior #### **Short-Circuit Current Limit (SCREF)** If the load current increases rapidly due to a short circuit, the current may exceed $I_{\text{LIMIT}}$ before the hot-swap OC control loop can respond. If the Intelli-Fuse current reaches the short-circuit current limit ( $I_{\text{LIMIT\_SC}}$ ), a fast turn-off circuit in the Intelli-Fuse is enabled to turn the MOSFET off. The total short-circuit response time is about 200ns. If a short-circuit event occurs, the ON and GOK pins pull low. To determine I<sub>LIMIT\_SC</sub>, the MP5990 samples the SCREF voltage during the insertion delay time after ON exceeds its UVLO threshold (see Figure 10). The short-circuit current limit is held once the insertion delay time ends. Changing the SCREF voltage after the insertion delay time does not affect the short-circuit current. To select a new short-circuit current limit, the user must initiate the next insertion delay. Figure 10: SCREF Samples and Holds the Short-Circuit Limit The MP5990 provides five short-circuit levels. The level is selected by the SCREF voltage, which can be configured via OCW\_SC\_REF (C5h) and stored in the NVM. Table 1 shows the short-circuit current limit at different SCREF voltages. **Table1: SCP Limit Selection Table** | V <sub>SCREF</sub> (V) | SCP Limit (A) | |------------------------|---------------| | <0.16 | 40 | | 0.24 to 0.36 | 60 | | 0.48 to 0.72 | 80 | | 0.96 to 1.44 | 120 | | >1.68 | 100 | The MP5990 provides short-circuit protection (SCP) to protect the part from a severe OC events, such as an output hard short to ground. If the MOSFET current exceeds I<sub>LIMIT\_SC</sub>, the MOSFET turns off immediately, and GOK and SS pull low. FLT\_TYPE indicates 1.5V for about 50µs to indicate SCP has occurred, then the ON pin is pulled low internally (see Figure 11). Figure 11: SCP Behavior When a fault is cleared in latch-off mode, FLT\_TYPE can be reset to 0.1V by cycling the power on VIN, VDD33, or EN, or by sending an ON command. Then the power MOSFET turns on with soft start. In hiccup mode, the MOSFET tries to SS automatically, and GOK pulls high after the retry delay time ends. FLT\_TYPE resets back to 0.1V after the retry delay time expires. #### Input Voltage Sensing (VINSEN) The MP5990 senses $V_{\text{IN}}$ through the VINSEN pin. A resistor divider is connected from VIN to GND and tapped to VINSEN. Figure 12 shows the $V_{\text{IN}}$ sense connection. Figure 12: VIN and VOUT Sensing The recommended top resistance for VINSEN is $75k\Omega$ , and the recommended bottom resistance is $4.99k\Omega$ . Place a 10nF capacitor in parallel with the bottom resistor. The sensed ADC value is converted into a direct $V_{\text{IN}}$ value. The VINSEN divider ratio can be configured via VIN\_SCALE (E4h) and stored in the NVM. The sensed $V_{\text{IN}}$ is used for $V_{\text{IN}}$ reporting, $P_{\text{IN}}$ reporting, $P_{\text{IN}}$ reporting, power MOSFET drain-to-source short detection, $V_{\text{IN}}$ UVW alerts, and $V_{\text{IN}}$ OVP. #### **Output Voltage Sensing (VOSEN)** The MP5990 senses $V_{\text{OUT}}$ through the VOSEN pin. A resistor divider is connected from VOUT to GND and tapped to VOSEN. Figure 12 on page 24 shows the $V_{\text{OUT}}$ sense connection. The recommended top resistor for VOSEN is $75k\Omega$ , and the bottom resistor is $4.99k\Omega$ . Place a 10nF capacitor in parallel with the bottom resistor. The sensed ADC value is converted into a direct $V_{\text{OUT}}$ value. The VOSEN divider ratio can be configured via VOUT\_SCALE\_LOOP (29h) and stored in the NVM. The sensed $V_{\text{OUT}}$ is used for $V_{\text{OUT}}$ reporting, $P_{\text{OUT}}$ reporting, MOSFET drain-to-source short detection, and PG indication. #### **Temperature Sensing (VTEMP)** The MP5990 senses the on-die temperature and reports this value to the PMBus. When VDD33 exceeds its UVLO threshold and the MP5990 is in active mode, the VTEMP pin outputs a voltage proportional to $T_J$ . The VTEMP output voltage ( $V_{TEMP}$ ) is $8.7 \text{mV}/^{\circ}\text{C}$ with a 152.5 mV offset. $V_{TEMP}$ can be calculated with Equation (8): $$V_{TEMP} = T_J \times 8.7 \text{mV} + 152.5 \text{mV}$$ (8) For example, if $T_J$ is 100°C, then $V_{TEMP}$ is about 1.022V. If $V_{TEMP}$ is 0V, then $T_J$ is about -18°C. The total temperature sense range is -18°C to +140°C. When $T_J$ is below -18°C, VTEMP remains at 0V. In multi-phase applications, the VTEMP pins of each Intelli-Fuse can be connected to the MP5990's VTEMP pin (see Figure 13). VTEMP indicates the highest $T_{\rm J}$ of all the Intelli-Fuses. The MP5990 senses the voltage on VTEMP and reports the maximum temperature to the PMBus. The sensed temperature is used for system temperature monitoring, over-temperature warning (OTW), and OTP. Place a maximum 1nF capacitor and a minimum $10 k\Omega$ resistor on the VTEMP pin to filter noise. Figure 13: Multi-Fuse Temperature-Sense in Parallel Operation #### Power Good (PG) Indicator The PG/OCW# pin can be configured to PG or OCW# via ON\_HICCUP\_DLY (C7h), bit[13]. When this pin is set as PG, PG stays low until all of the following conditions are met: - The ON pin is high - V<sub>SS</sub> > 340mV - V<sub>OUT</sub> > the PG rising threshold, which is configured via POWER\_GOOD\_ON (5Eh) - No DS short event is occurring PG pulls low if any of the following events occur: - <u>Shutdown events</u>: EN turns off, V<sub>IN</sub> UVLO, VDD33 UVLO, or an off command is received - <u>Fault events</u>: DS short, total OCP, V<sub>IN</sub> OVP, OTP, or GOK fault (slave fault). If any of the above fault events are detected, PG deasserts low immediately - V<sub>OUT</sub> < PG falling threshold, which is configured via POWER\_GOOD\_OFF (5Fh) - V<sub>SS</sub> < 340mV, which is enabled when EFUSE\_CFG (C4h), bit[11] is set to 1 #### **GOK Report** The GOK pin is an open drain with an internal, weak pull-up, active-low signal that reports Intelli-Fuse faults. If a fault occurs, GOK pulls low. Pull GOK up to the VDD33 via a $10k\Omega$ to $100k\Omega$ resistor. During start-up, the GOK voltage (V<sub>GOK</sub>) rises according to V<sub>DD33</sub>. In multi-phase applications, the GOK pins of each Intelli-Fuse are connected together. The MP5990 provides a comparator on the GOK pin for control during parallel operation. If the GOK voltage is below 1.5V, the MP5990 registers a system fault and pulls ON low to turn off all paralleled devices. If any of the paralleled devices has fault event, the system shuts down. #### **D\_OC** and OCW# Reporting The MP5990 provides two OCW indicators: D OC and OCW#. The D\_OC pin is an open-drain, active-low output that reports an OCW condition when $V_{\text{OUT}} \geq 90\%$ of $V_{\text{IN}}$ . If $V_{\text{CS}}$ exceeds the OCWREF voltage ( $V_{\text{OCWREF}}$ ), D\_OC is driven low. Once $V_{\text{CS}}$ drops below $V_{\text{OCWREF}}$ (the typical hysteresis voltage is 25mV), D\_OC is released high again. Pull D\_OC up to the VDD33 pin via a $10\text{k}\Omega$ to $100\text{k}\Omega$ resistor. If PG/OCW# is set as OCW# and $I_{TTL}$ exceeds the total OCW threshold, then OCW# pulls low immediately to indicate a total OCW event. Once $I_{TTL}$ drops below the total OCW threshold, OCW# is released high again. The total OCW limit can be configured via IOUT\_OC\_WARN\_LIMIT (4Ah). #### VIN\_UVW# Reporting The VIN\_UVW# pin is an open-drain, active-low output. Once $V_{\text{IN}}$ drops below the $V_{\text{IN}}$ undervoltage warning (UVW) threshold, VIN\_UVW# pulls low immediately. When $V_{\text{IN}}$ rises above the $V_{\text{IN}}$ UVW threshold, VIN\_UVW# is released high again. The $V_{\text{IN}}$ UVW threshold can be configured via VIN\_UV\_WARN\_LIMIT (58h). Pull VIN\_UVW# up to the VDD33 voltage via a $10k\Omega$ to $100k\Omega$ resistor. #### Fault Type Indication (FLT TYPE) The MP5990 reports the fault type via the FLT\_TYPE pin's voltage. Table 3 shows the FLT\_TYPE voltage $(V_{\text{FLT}\_\text{TYPE}})$ for each fault condition. **Table 2: Fault Type Indication** | Fault Type | V <sub>FLT_TYPE</sub> | |--------------------------------------------|-----------------------| | SCP | 1.5V | | Intelli-Fuse OCP | 1.2V | | OTP (absolute 145°C limit), | 0.9V | | V <sub>IN</sub> OVP (absolute 18.5V limit) | 0.97 | | DS/GS/GD short | 0.6V | | GOK fault | 0.3V | | No fault | 0.1V | In multi-phase applications, the FLT TYPE pin of each Intelli-Fuse can be connected to the MP5990's FLT TYPE pin to indicate the most serious fault event in the system. The voltage indicates the associated value when the fault is real and the MOSFET has turned off. For example, if Intelli-Fuse OCP occurs, FLT TYPE outputs 1.2V when the 220µs hold time ends and the MOSFET starts to turn off. If multiple faults occur simultaneously, the higher voltage has higher priority. For example, if an Intelli-Fuse OCP and OTP (absolute 145°C limit is triagered) fault occur simultaneously. FLT TYPE is set to 1.2V. Figure 14 shows FLY\_TYPE indication based on Table 2. Figure 14: FLT\_TYPE Indication If any of the fault events listed in Table 2 occur, GOK pulls low immediately and the FLT\_TYPE pin outputs the corresponding voltage (see Figure 14). The ON pin pulls low after a delay time, which includes the GOK detection delay time (0µs to 15µs, as set by register E8h) plus a 50µs sample delay time. The FLT\_TYPE pin voltage is sampled and stored to the register FAh. Once the delay time ends, the FLT\_TYPE pin voltage is released to 0.3V. If a fault not mentioned in Table 2 occurs (e.g. total OCP or $V_{\text{TEMP}}$ -sensed OTP), then the GOK, ON and SS pins pull low immediately, and FLT\_TYPE indicates 0.3V (see Figure 15 on page 27). If CFG\_EXT (F5h), bit[5] is set to 1, the MP5990 does not sample the FLT\_TYPE voltage when the faults not listed in Table 2 occur. Figure 15: FLT\_TYPE Indication of Other Faults Do not connect a resistor from the FLT\_TYPE pin to GND. Never short the FLT\_TYPE pin to ground. #### **Additional Protections** The MP5990 provides additional protections, described below. #### Over-Temperature Protection (OTP) The MP5990 provides three types of OTP: MOSFET (Intelli-Fuse) on-die temperature protection, controller on-die temperature protection, and $V_{\text{TEMP}}$ -sensed OTP. The MP5990 senses $T_J$ internally on the MOSFET. If $T_J$ exceeds the 145°C threshold, the MOSFET turns off, and GOK and SS pull low. If there is no higher-priority fault, FLT\_TYPE outputs 0.9V for about 50 $\mu$ s to indicate an OT fault, then ON is pulled low internally. The MP5990 senses the MOSFET temperature via the VTEMP pin. The ADC-sensed value is converted into a direct temperature for the MOSFET. If the sensed temperature exceeds the OT threshold, the MP5990 pulls ON low to turn off the MOSFET. Meanwhile, GOK and SS are pulled low immediately. The V<sub>TEMP</sub>-sensed OT threshold can be configured via OT\_FAULT\_LIMIT (4Fh). The protection mode can be set via RETRY TIMES (F4h). If the temperature drops below the falling threshold in latch-off mode, the MOSFET does not turn on again and soft start is not initiated until power is cycled on VIN, VDD33, or EN, or an ON command is received. In hiccup mode, the retry delay time initiates when T<sub>J</sub> falls below the falling threshold. Once the retry delay time expires, the MOSFET tries to soft start automatically and GOK is released high. The retry delay time can be configured via ON\_HICCUP\_DELAY (C7h). FLT\_TYPE resets back to 0.1V after the retry delay time expires. The MP5990 also monitors the controller's ondie temperature. Once the on-die temperature exceeds 165°C, the MOSFET turns off immediately. Controller on-die OTP provides latch-off and hiccup mode. #### V<sub>IN</sub> Over-Voltage Protection (V<sub>IN</sub> OVP) The MP5990 monitors $V_{\text{IN}}$ via the VINSEN pin. The $V_{\text{IN}}$ over-voltage (OV) rising threshold can be configured via VIN\_OV\_FAULT\_LIMIT (55h). If $V_{\text{IN}}$ exceeds the OV rising threshold, the ON, GOK, and SS pins are pulled low immediately. The MP5990 has an absolute 18.5V input OVP limit, which works when VIN\_OV\_FAULT\_LIMIT (55h) is set above 18.5V. If $V_{\rm IN}$ exceeds 18.5V and there is no other high-priority fault, the MOSFET turns off and FLT\_TYPE indicates 0.9V for 50µs to indicate an OV event. If the 18.5V $V_{\text{IN}}$ OVP is triggered in latch-off mode, once $V_{\text{IN}}$ drops below its falling threshold (17.3V), there are a few methods to reset FLT\_TYPE to 0.1V and turn on the MOSFET with a soft start: - Power is cycled on VIN, VDD33, or EN - An ON command is received If the 18.5V $V_{\text{IN}}$ OVP is triggered in hiccup mode, then the retry delay time initiates when VIN falls below 17.3V. Once the retry delay time expires, the MOSFET tries to soft start automatically and GOK is released high. FLT\_TYPE resets to 0.1V after the retry delay time expires. #### Damaged Intelli-Fuse MOSFET Detection The MP5990 can detect a shorted power MOSFET during start-up. Once VDD33 exceeds 2.7V and ON exceeds 1.4V, the MP5990 recognizes the condition that $V_{\text{OUT}}$ exceeds 90% of $V_{\text{IN}}$ before the insertion delay finishes as a shorted MOSFET. If $V_{\text{OUT}}$ exceeds 90% of $V_{\text{IN}}$ during start-up, GOK pulls low and FLT\_TYPE indicates 0.6V for 50µs to indicate a DS/GS/GD fault. If V<sub>OUT</sub> drops below 70% of V<sub>IN</sub>, the MOSFET does not turn on again and soft start is not initiated until power is cycled on VIN, VDD33, or EN, or an ON command is received. #### Power MOSFET Not Fully On After the MP5990 is enabled and $V_{\text{OUT}}$ begins ramping, the device recognizes a MOSFET not fully on fault event if all of the following conditions are met: - V<sub>SS</sub> > VDD33 0.7V - V<sub>GS</sub> < V<sub>CP</sub> 0.7V - No OC event has occurred - No SC event has occurred When these conditions are met, this indicates that the MOSFET is not fully on. The MP5990 stops regulating the gate voltage and turns off the MOSFET after a 250ms delay. Meanwhile, GOK and SS pull low (see Figure 16). FLT\_TYPE indicates 0.6V for 50µs to indicate a DS/GS/GD fault. Then FLT\_TYPE is released to 0.3V. Figure 16: Power MOSFET Not Fully On Fault in Latch-Off Mode In latch-off mode, the MOSFET does not turn on again and soft start is not initiated until power is cycled on VIN, VDD33, or EN, or an ON command is received. In hiccup mode, the MOSFET tries to soft start automatically and GOK pulls high after a retry delay time. #### Maximum SS Fault The MP5990 detects the voltage of SS pin ( $V_{SS}$ ) to check whether the MOSFET is fully enhanced. The maximum SS timer starts counting when ON exceeds its rising threshold. If $V_{SS}$ is below 340mV when the maximum SS timer finishes, then ON, GOK, and SS pull low. The maximum SS fault protection mode can be configured to latch-off or hiccup mode via EFUSE\_CFG (C4h), bit[13]. The maximum SS fault timer can be configured via MAX\_SS\_TIMER (C7h). The maximum fault timer is 600ms. #### GOK Fault A comparator on the GOK pin controls parallel operation. If the GOK voltage is below 1.5V, FLT\_TYPE indicates 0.3V. Then the MP5990 registers a system fault and turns off the MOSFET with a 50µs delay time. The GOK fault can be configured to latch-off or hiccup mode via RETRY TIMES (F4h). In latch-off mode, the MOSFET does not turn on again and soft start is not initiated until power is cycled on VIN, VDD33, or EN, or an ON command is received. In hiccup mode, the MOSFET tries to soft start automatically and GOK pulls high after a retry delay time. For standalone operation, GOK has an internal $370k\Omega$ pull-up resistor to avoid falsely triggering a GOK fault when there is no external pull-up resistor. #### Under-Voltage Lockout (UVLO) Protection The MP5990 has two $V_{\text{IN}}$ UVLO protections. The first is an absolute $V_{\text{IN}}$ UVLO protection, with a fixed 3.2V rising threshold and 2.9V falling threshold. The second is a PMBusconfigurable $V_{\text{IN}}$ UVLO. The rising and falling thresholds can be configured via VIN\_ON (35h) and VIN\_OFF (36h). The PMBus-configurable $V_{\text{IN}}$ UVLO protection can be disabled via VIN\_PROTECT\_EN (E6h), bit[0]. The protection mode can be configured via EFUSE\_CFG (C4h), bit[7]. The MP5990 can start up only when both VDD33 and $V_{\text{IN}}$ exceed their respective UVLO rising thresholds. The actual $V_{\text{IN}}$ UVLO rising threshold that the MP5990 responds to is the larger value between VIN\_ON (35h) and 3.2V. The MP5990 shuts down when either the VDD33 drops below its UVLO falling threshold (typically 2.3V) or $V_{\rm IN}$ drops below its UVLO falling threshold. The actual $V_{\text{IN}}$ UVLO falling threshold that the MP5990 responds to is the larger value between VIN\_OFF (36h) and 2.9V. These UVLO protections cannot be set to latchoff mode. #### Input and Output Transient Protection The hot-swap system experiences positive transients on the input during a hot plug or rapid turn-off with a high current due to parasitic inductance in the input circuit. For input transient protection, place a transient voltage suppressor (TVS) diode on the input to limit transient voltages below the absolute maximum ratings. The output may experience negative transients during rapid turn-off with high current due to inductance in the output circuit. If a transient makes V<sub>OUT</sub> more negative, the MOSFET may not turn off properly. Place an output voltage clamp diode on the output to limit negative transients. It is recommended to use a Schottky diode with a low forward voltage. #### **Parallel Operation** The MP5990 can be used in parallel operation with the Intelli-Fuse (MP5991) to support higher currents with a maximum 20-phase limit. The MP5990 works as a master to control the system's start-up/shutdown sequences. The following connections are required for multiple fuses in parallel operation (see the Typical Application section on page 3 for more details): - 1. Connect the VIN pins to the same input bus. - 2. Connect the VOUT pins to the same output bus. - 3. Tie the ON pins together for start-up sequence control. - 4. Tie the SS pins together for soft start sequence control. - 5. Tie the GOK pins together for system fault control. - 6. Design the CS resistor (R<sub>CS</sub>) with the same resistance for each phase. - Tie the IMON pins together and design the total system IMON resistor (R<sub>IMON</sub>) as R<sub>CS</sub> / N, where N is the phase count. This helps to achieve soft start current balance control. - 8. Tie the OCREF pins together. - Connect a 120kΩ resistor to each MODE pin. - 10. Tie the VTEMP pins together so that VTEMP always reports the highest T<sub>J</sub> of all phases. - 11. When applicable, connect all the FLT\_TYPE pins together to indicate the most serious fault event in the system. #### PMBUS/I<sup>2</sup>C COMMUNICATION #### **General Description** The power management bus (PMBus) is an open-standard power management protocol that defines a means of communicating with power conversion and other devices. It is a twowire, bidirectional serial interface, consisting of a data line (SDA) and a clock line (SCL). The lines are externally pulled to a bus voltage when they are idle. Connecting to the line, a master device generates the SCL signal and device address. arranges then the communication sequence. This is based on the I<sup>2</sup>C operation principles. The MP5990 supports 100kHz, 400kHz, and 1MHz bus timing requirements. The timing and electrical characteristics of the PMBus can be found in the Electrical Characteristics section on page 11 or in the PMBus Power System Management Protocol Specification, part 1, revision 1.3, available at http://PMBus.org. #### PMBus/I<sup>2</sup>C Address To support multiple devices using the same PMBus/I<sup>2</sup>C interface, the MP5990 provides a configurable PMBus address via the ADDR pin or register ADDR PMBUS (D2h). The device address is a 7-bit code that ranges between 0x00 and 0x7F. The 3MSB (most significant bits) are set by D2h, bits[6:4]. The 4LSB (least significant bits) can be set by either D2h or the ADDR pin. The device's 4LSB address configuration mode can be selected by D2h, bit[7]. When bit[7] = 1, the 4LSB are determined by the lower 4 bits in D2h. When bit[7] = 0, the ADDR voltage determines the 4LSB. The ADDR voltage is configured by the resistor divider from VDD18 to GND. Figure 19 on page 31 shows the recommended connections for the pin. Table 3 shows the resistor values for the different device address. The address 00h is reserved as the all call address. Do not set 00h as the MP5990's unique device address. Table 3: PMBus 4LSB Address Setting from ADDR | | <u> </u> | | | | | | |----------------------------|---------------------|-----------------------------|-----------------------------|--|--|--| | PMBus Address<br>Bits[3:0] | ADDR<br>Voltage (V) | R <sub>TOP</sub> (kΩ)<br>1% | R <sub>вот</sub> (kΩ)<br>1% | | | | | 0h | 0 | - | 0 | | | | | 1h | 0.031 | 3.32 | 0.059 | | | | | 2h | 0.057 | 3.32 | 0.11 | | | | | 3h | 0.084 | 3.32 | 0.162 | | | | | 4h | 0.116 | 3.32 | 0.226 | | | | | 5h | 0.156 | 3.32 | 0.316 | | | | | 6h | 0.205 | 3.32 | 0.43 | | | | | 7h | 0.266 | 3.32 | 0.576 | | | | | 8h | 0.340 | 3.32 | 0.768 | | | | | 9h | 0.430 | 3.32 | 1.05 | | | | | Ah | 0.540 | 3.32 | 1.43 | | | | | Bh | 0.675 | 3.32 | 2 | | | | | Ch | 0.844 | 3.32 | 2.94 | | | | | Dh | 1.048 | 3.32 | 4.64 | | | | | Eh | 1.301 | 3.32 | 8.66 | | | | | Fh | 1.500 | 3.32 | 16.5 | | | | Figure 19: Recommended Circuit Design for PMBus Address Pin Set #### **PMBus Communication Failure** A data transmission fault occurs when data is not properly transferred between devices. There are several data transmission faults, listed below. - Sending too little data - Reading too little data - The host sends too many bytes - Reading too many bytes MP5990 Rev. 1.1 4/19/2024 - Improperly set read bit in the address byte - Unsupported command code The communication failure is recorded into STATUS\_CML (7Eh). The CLEAR\_FAULTS (03h) command can clear the fault record. #### PMBus/I<sup>2</sup>C Transmission Structure The MP5990 supports 5 kinds of transmission structures with or without packet error checking (PEC): - 1. Send command only - 2. Write byte - 3. Write word - 4. Read byte - 5. Read word The MP5990 supports the PEC mechanism, which can improve reliability and make communication more robust. The PEC is a CRC-8 error checking byte, calculated on all the message bytes (including addresses and read/write bits). The MP5990 only processes the message if the PEC is correct. If the PEC byte sent to the MP5990 is incorrect, then 7Eh, bit[5] is set and latched. The ALT# pin does not indicate low when the PEC byte is incorrect. The PEC is calculated in CRC-8, calculated with the polynomial in Equation (8): $$C(x) = x^8 + x^2 + x^1 + 1$$ (8) Figure 20 shows the supported PMBus/I<sup>2</sup>C transmission structure without PEC. Figure 21 on page 32 shows the supported PMBus/I<sup>2</sup>C transmission structure with PEC. To read or write to the MP5990's registers, the PMBus/I<sup>2</sup>C command must be compliant with the byte number of the registers in the register map. Figure 20: Supported PMBus/I<sup>2</sup>C Transmission Structure without PEC Figure 21: Supported PMBus/I<sup>2</sup>C Transmission Structure with PEC #### **PMBus Reporting and Status Monitoring** The MP5990 supports real-time monitoring of the e-fuse operation parameters and statuses via the PMBus interface. Table 4 lists the monitored parameters. **Table 4: PMBus-Monitored Parameters** | Parameter | Resolution | Register | |----------------------------|-------------|--------------| | Input energy | 1J/LSB | 86h | | Vin | 31.25mV/LSB | 88h | | Vout | 31.25mV/LSB | 8Bh | | l <sub>OUT</sub> | 62.5mA/LSB | 8Ch | | Temperature | 1°C/LSB | 8Dh | | Pout | 1W/LSB | 96h | | P <sub>IN</sub> | 1W/LSB | 97h | | PG | - | 79h, bit[11] | | Total OC fault | - | 79h, bit[4]; | | | | 7Bh, bit[7] | | Total OC warning | - | 7Bh, bit[5] | | OP warning | - | 7Bh, bit[0] | | OT fault | - | 7Dh, bit[7] | | OT warning | - | 7Dh, bit[6] | | V <sub>IN</sub> UVLO | _ | 79h, bit[3]; | | VIN OVLO | _ | 7Ch, bit[4] | | V <sub>IN</sub> UV warning | - | 7Ch, bit[5] | | V <sub>IN</sub> OVP | - | 7Ch, bit[7] | | Slave fault | - | 79h, bit[9] | | CML fault | - | 7Eh | 32 ## SUPPORTED PMBUS COMMAND LIST | Command Name | Code | Туре | Bytes | Default Value for the 4-Digit "-0000" Code | |---------------------|------|-----------|-------|--------------------------------------------| | OPERATION | 01h | R/W | 1 | 80h | | CLEAR_FAULT | 03h | Send byte | 0 | - | | CLEAR_LAST_FAULT | 08h | Send byte | 0 | - | | LAST_FAULT_RESTORE | 0Ch | Send byte | 0 | - | | POWER_CYCLE | 0Fh | Send byte | 0 | - | | WRITE_PROTECTION | 10h | R/W | 1 | 00h | | STORE_ALL | 15h | Send byte | 0 | - | | RESTORE_ALL | 16h | Send byte | 0 | - | | CAPABILITY | 19h | R | 1 | D0h | | VOUT_SCALE_LOOP | 29h | R/W | 2 | 0140h | | VIN_ON | 35h | R/W | 2 | 0023h | | VIN_OFF | 36h | R/W | 2 | 0020h | | IOUT_CAL_GAIN | 38h | R/W | 2 | 0280h | | IOUT_CAL_OFFSET | 39h | R/W | 2 | 0000h | | IOUT_OC_FAULT_LIMIT | 46h | R/W | 2 | 0037h | | IOUT_OC_WARN_LIMIT | 4Ah | R/W | 2 | 0034h | | IOUT_GAIN_PHASE | 4Dh | R/W | 2 | 0002h | | OT_FAULT_LIMIT | 4Fh | R/W | 2 | 007Dh | | OT_WARN_LIMIT | 51h | R/W | 2 | 006Eh | | VIN_OV_FAULT_LIMIT | 55h | R/W | 2 | 0048h | | VIN_OV_WARN_LIMIT | 57h | R/W | 2 | 0044h | | VIN_UV_WARN_LIMIT | 58h | R/W | 2 | 0022h | | POWER_GOOD_ON | 5Eh | R/W | 2 | 0080h | | POWER_GOOD_OFF | 5Fh | R/W | 2 | 0070h | | TON_DELAY | 60h | R/W | 2 | 0064h | | TOFF_DELAY | 64h | R/W | 2 | 0000h | | OP_WARN_LIMIT | 6Ah | R/W | 2 | 00A1h | | STATUS_BYTE | 78h | R | 1 | 0 | | STATUS_WORD | 79h | R | 2 | 0 | | STATUS_IOUT | 7Bh | R | 1 | 0 | | STATUS_INPUT | 7Ch | R | 1 | 0 | | STATUS_TEMPERATURE | 7Dh | R | 1 | 0 | | STATUS_CML | 7Eh | R | 1 | 0 | | REV_ID | 80h | R | 1 | 0 | | READ_EIN | 86h | R | 6 | 0 | | READ_VIN | 88h | R | 2 | 0 | | READ_VOUT | 8Bh | R | 2 | 0 | | READ_IOUT | 8Ch | R | 2 | 0 | | READ_TEMPERATURE | 8Dh | R | 2 | 0 | | READ_POUT | 96h | R | 2 | 0 | © 2024 MPS. All Rights Reserved. # SUPPORTED PMBUS COMMAND LIST (continued) | Command Name | Code | Туре | Bytes | Default Value for the 4-Digit "-0000" Code | |-------------------|------|-----------|-------|--------------------------------------------| | READ_PIN | 97h | R | 2 | 0 | | PMBUS_REV_CONST | 98h | R | 1 | 33h | | VENDOR_ID | 99h | R | 3 | 4D5053h | | PRODUCT_ID | 9Ah | R | 6 | 4D5035393930h | | REV_CONST | 9Bh | R | 1 | 0 | | READ_VIN_PEAK | A1h | R | 2 | 0 | | READ_PIN_PEAK | A3h | R | 2 | 0 | | READ_VOUT_PEAK | A5h | R | 2 | 0 | | READ_IOUT_PEAK | A6h | R | 2 | 0 | | READ_TEMP_PEAK | AFh | R | 2 | 0 | | CONFIG_ID | C0h | R/W | 2 | 0000h | | CONFIG_CODE_REV | C1h | R/W | 2 | 0002h | | PRODUCT_REV_USER | C2h | R/W | 2 | 0000h | | REV_CONST_CFG | C3h | R/W | 1 | 00h | | EFUSE_CFG | C4h | R/W | 2 | 6888h | | OCW_SC_REF | C5h | R/W | 2 | 0FE5h | | OC_REF | C6h | R/W | 1 | 2Bh | | ON_HICCUP_DLY | C7h | R/W | 2 | 1019h | | SYS_INITIAL_DELAY | D0h | R/W | 2 | 0005h | | ADDR_PMBUS | D2h | R/W | 2 | 0040h | | VIN_CFG | E3h | R/W | 2 | 0000h | | VIN_SCALE | E4h | R/W | 2 | 0140h | | TEMP_TUNE | E5h | R/W | 2 | CF5Ch | | PROTECT_CFG | E6h | R/W | 2 | 55EBh | | VIN_PROTECT_LEVEL | E7h | R/W | 2 | 00A0h | | PRT_DELAY | E8h | R/W | 2 | 5555h | | SMBALERT_MASK | E9h | R/W | 2 | 8000h | | LEVEL_SEL | EBh | R/W | 2 | 0401h | | ADVANCE_CTRL | F1h | R/W | 2 | 0D60h | | RETRY_TIMES | F4h | R/W | 2 | 0000h | | CFG_EXT | F5h | R/W | 2 | 0000h | | CHECK_SUM_FUNC | F8h | R | 2 | 0 | | FAULT_RECORD | FAh | R | 2 | 0 | | FAULT_RECORD_LAST | FBh | R | 2 | 0 | | CLEAR_MTP_FAULT | FEh | Send byte | 0 | - | #### REGISTER MAP #### **OPERATION (01h)** The OPERATION command controls the power MOSFET, which provides another way to control the hot-swap on/off function via the PMBus. This command can turn the power MOSFET on and off under host control and re-enable the power MOSFET after a fault-triggered shutdown. | Command | | OPERATION | | | | | | | | |----------|-----------------|-----------|-----|-----|-----|-----|-----|-----|--| | Format | Unsigned binary | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Access | R/W | | Function | | Х | Х | Х | Х | Х | Х | Х | | | Bits | Bit Name | Description | | | | | |------|--------------|-------------------------------------------------------------------|--|--|--|--| | 7 | ON_OFF_STATE | 1'b0: Turn off the power MOSFET<br>1'b1: Turn on the power MOSFET | | | | | | 6:0 | RESERVED | Always write into 6'b 00 0000. | | | | | #### CLEAR FAULT (03h) The CLEAR FAULT command clears all the status faults of the read-only STATUS registers (78h~7Eh). This command is write-only. There is no byte for this command. #### CLEAR\_LAST\_FAULT (08h) The CLEAR\_LAST\_FAULT command clears the last fault stored in NVM, and can clear the last faults stored in FBh (this function is optional). The information stored in FBh is cleared if F5h, bit[6] is set to 1. This command is write-only. There is no byte for this command. #### LAST FAULT RESTORE (0Ch) The LAST FAULT RESTORE command restores the latest fault information in the NVM to register FBh. This command is write-only. There is no byte for this command. #### **POWER CYCLE (0Fh)** The POWER CYCLE command turns the power MOSFET off for approximately 5 seconds. Then the power MOSFET restarts automatically. This command is write-only. There is no byte for this command. #### WRITE\_PROTECTION (10h) The WRITE PROTECTION command controls writing to the PMBus device. This provides protection against accidental changes. This command is not intended to provide protection against deliberate changes to a device's configuration or operation. All supported commands can have their parameters read, regardless of the WRITE PROTECTION settings. | Command | WRITE_PROTECTION | | | | | | | | | |----------|------------------|------------------|-----|-----|-----|-----|-----|---|--| | Format | | Unsigned binary | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Access | R/W | | | Function | | WRITE_PROTECTION | | | | | | | | | Bits | Bit Name | Description | |------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | WRITE_PROTECTION | 8'b0000 0000: Enable writes to all commands 8'b01x0 0000: Disable all writes except to the PAGE, OPERATION, WRITE_PROTECTION 8'b1000 0000: Disable all writes except to the WRITE_PROTECTION commands Others: No action. Keep the previous setting | #### STORE\_ALL (15h) The STORE\_ALL command stores all registers to the NVM. It can be configured by F5h, bit[3] to select whether to store the fault information from FAh to the NVM after sending a 15h command. If F5h, bit[3] is set to 0, all registers are stored to the NVM, including FAh. If F5h, bit[3] is set to 1, all registers besides FAh are stored to the NVM. This command is write-only. There is no byte for this command. #### RESTORE\_ALL (16h) The RESTORE\_ALL command restores all registers from the NVM. This command is write-only. There is no byte for this command. #### **CAPABILITY (19h)** The CAPABILITY command provides 1 byte to return the key capabilities that the PMBus device can support. The MP5990 always return 0xD0. | Command | CAPABILITY | | | | | | | | | |----------|------------|-----------------|---------|---|---|---|---|---|--| | Format | | Unsigned binary | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Access | R | R | R | R | R | R | R | R | | | Function | | MAX_BU | S_SPEED | | | | X | Х | | | Bits | Bit Name | Description | |------|------------------|------------------------------------------------------------------------------------------------| | 7 | PEC_SUPPORT | 1'b1: Packet error checking (PEC) is supported | | 6:5 | MAX_BUS_SPEED | 2'b10: The maximum supported bus speed is 1MHz | | 4 | SMBALERT_SUPPORT | 1'b1: The device does have an SMBALERT# pin and does support the SMBus alert response protocol | | 3 | NUMERIC_FORMAT | 1'b0: Numeric data is in Linear11, ULinear16, SLinear16, or direct format | | 2 | AVSBUS_SUPPORT | 1'b0: The AVSBus is not supported | | 1:0 | RESERVED | 1'bx: Reserved | #### **VOUT SCALE LOOP (29h)** The VOUT\_SCALE\_LOOP command sets the Vout divider ratio (see Figure 22). Figure 22: Output Voltage Sense Circuit Design | Command | | VOUT_SCALE_LOOP | | | | | | | | | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | VOUT_SCALE_LOOP | | | | | | | | | | | | Bits | Bit Name | Description | |-------|----------|----------------------------------------------------------------| | 15:11 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | 36 MP5990 Rev. 1.1 MonolithicPower.com 4/19/2024 # MP5990 – 16V, 50A, $1m\Omega$ , INTELLIGENT HOT-SWAP SOLUTION WITH PMBUS | 10:0 | VOUT_SCALE_LOOP | Sets VOUT_SCALE_LOOP, calculated with the following equation: | |------|-----------------|-------------------------------------------------------------------------------------| | 10.0 | VOUT_SCALE_LOOP | VOUT_SCALE_LOOP = 5120 x R <sub>BOT</sub> / (R <sub>TOP</sub> + R <sub>BOT</sub> ). | ## VIN\_ON (35h) The VIN\_ON command sets the V<sub>IN</sub> under-voltage lockout (UVLO) rising threshold. | Command | | | | | | | | VIN | ON | | | | | | | | |----------|-----|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | Χ | | | \ | /IN_ON | 1 | • | | | Bits | Bit Name | Description | |------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Sets the V <sub>IN</sub> UVLO rising threshold, calculated with the following equation: | | | | Rising threshold = $(VIN_ON + 1) \times Resolution$ . | | 6:0 | VIN_ON | Where VIN_ON is bits[6:0] of this command, and Resolution is determined by C4h, bit[6] and E7h, bit[7]. | | | | 500mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 0; supports up to 64V 250mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 1; supports up to 32V 125mV/LSB when C4h, bit[6] = 1; supports up to 16V | ### VIN\_OFF (36h) The VIN\_OFF command sets the V<sub>IN</sub> under-voltage lockout (UVLO) falling threshold. | Command | | | | | | | | VIN_ | OFF | | | | | | | | |----------|-----|---------------------------------------|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-------|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Х | Х | Χ | Х | Х | Х | Х | X | | | V | IN_OF | F | | | | Bits | Bit Name | Description | |------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Sets the V <sub>IN</sub> UVLO falling threshold, calculated with the following equation: | | | | Falling threshold = VIN_OFF x Resolution | | 6:0 | VIN_OFF | Where the VIN_OFF is bits[6:0] of this command and Resolution is determined by C4h, bit[6] and E7h, bit[7]. | | | | 500mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 0; supports up to 64V 250mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 1; supports up to 32V 125mV/LSB when C4h, bit[6] = 1; supports up to 16V | ## IOUT\_CAL\_GAIN (38h) The IOUT\_CAL\_GAIN command sets the $I_{\text{OUT}}$ report gain. The reported $I_{\text{OUT}}$ is returned via PMBus command READ\_IOUT (8Ch). | Command | | | | | | | IC | OUT_C | \L_GAI | N | | | | | | | |----------|-----|---------------------------------------|-----|-----|-----|-----|-----|-------|--------|------|-------|------|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Х | Х | Х | | | | | IOUT | _CAL_ | GAIN | | | | | | Bits | Bit Name | Description | |-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Sets the I <sub>OUT</sub> calculation gain, calculated with the following equation: | | 10:0 | IOUT CAL GAIN | IOUT_CAL_GAIN = $12.8 / (G_{IMON} \times R_{IMON} \times N)$ , | | 10.0 | 1001_0/11_0/1111 | Where $G_{IMON}$ is $10\mu A/A$ , $R_{IMON}$ is the equivalent resistor of the IMON pin, and N is phase count in parallel operation. | ### IOUT\_CAL\_OFFSET (39h) The IOUT\_CAL\_OFFSET sets any offsets in the I<sub>OUT</sub> sense circuit. Typically, this command is used with IOUT\_CAL\_GAIN (38h) to minimize the current-sense circuit error. | Command | | | | | | | IOU | JT_CAL | _OFFS | SET | | | | | | | |----------|-----|---------------------------------------|-----|-----|-----|-----|-----|--------|-------|-----|-------|-------|-------|-----|-----|-----| | Format | | Two's complement | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | | IOUT_ | CAL_O | FFSET | | | | | Bits | Bit Name | Description | |------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Sets the $I_{\text{OUT}}$ calculation offset. It is in two's complement format. Bit[8] is the signed bit. The current list below shows the binary data and the real-world current values. | | 8:0 | IOUT_CAL_OFFSET | 8'b 0000 0000: 0<br>8'b 0000 0001: (+1 x 0.0625) A<br>8'b 0111 1111: (+127 x 0.0625) A<br>8'b 1000 0000: (-128 x 0.0625) A<br>8'b 1000 0001: (-127 x 0.0625) A<br>8'b 1111 1111: (-1 x 0.0625) A | ### IOUT\_OC\_FAULT\_LIMIT (46h) The IOUT\_OC\_FAULT\_LIMIT command sets the limit for the V<sub>IMON</sub>-based total over-current protection (OCP). | Command | | | | | | | IOUT_ | _OC_F | AULT_ | LIMIT | | | | | | | |----------|-----|---------------------------------------|-----|-----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Х | | • | | IOUT | _OC_F | AULT_ | LIMIT | | • | | | Bits | Bit Name | Description | |-------|---------------------|---------------------------------------------------------------------| | 15:10 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 9:0 | IOUT_OC_FAULT_LIMIT | Sets the limit for the V <sub>IMON</sub> -based total OCP. 1A/LSB. | #### IOUT\_OC\_WARN\_LIMIT (4Ah) The IOUT\_OC\_WARN\_LIMIT command sets the warning limit for the V<sub>IMON</sub>-based total OCP. | Command | | | | | | | IOUT | _OC_V | /ARN_ | LIMIT | | | | | | | |----------|-----|---------------------------------------|-----|-----|-----|-----|------|-------|-------|-------|-------|-------|-------|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Х | Χ | Х | Χ | | | | IOUT | _OC_V | VARN_ | LIMIT | | • | | ## MP5990 – 16V, 50A, $1m\Omega$ , INTELLIGENT HOT-SWAP SOLUTION WITH PMBUS | Bits | Bit Name | Description | |-------|--------------------|------------------------------------------------------------------------| | 15:10 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 9:0 | IOUT_OC_WARN_LIMIT | Sets the warning limit for V <sub>IMON</sub> -based total OCP. 1A/LSB. | ## **IOUT\_GAIN\_PHASE (4Dh)** The IOUT\_GAIN\_PHASE command sets the paralleled phase count. | Command | | | | | | | IOL | JT_GAI | N_PHA | ASE | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----|-----|--------|-------|-----|--------|-------|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Χ | | • | | IOL | JT_GAI | N_PHA | SE | • | • | | | Bits | Bit Name | Description | |-------|-----------------|------------------------------------------------------------------------------------------------------------| | 15:10 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Sets the e-fuse phase count for the $I_{\text{OUT}}$ PMBus report, calculated with the following equation: | | 9:0 | IOUT_GAIN_PHASE | IOUT_GAIN_PHASE = 2 x N | | | | Where N is the e-fuse phase count. | ## OT\_FAULT\_LIMIT (4Fh) The OT\_FAULT\_LIMIT command sets the over-temperature (OT) fault limit for a V<sub>TEMP</sub>-based OT fault. | Command | | | | | | | 0 | Γ_FAU | LT_LIM | IIT | | | | | | | |----------|-----|---------------------------------------------------------------------|-----|-----|-----|-----|-----|-------|--------|-----|-----|-------|--------|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | | | 0 | T_FAU | LT_LIM | IIT | | | | Bits | Bit Name | Description | |------|----------------|---------------------------------------------------------------------------| | 15:8 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 7:0 | OT_FAULT_LIMIT | Sets the OT fault limit for a V <sub>TEMP</sub> -based OT fault. 1°C/LSB. | ### OT\_WARN\_LIMIT (51h) The OT\_WARN\_LIMIT command sets the warning limit for a V<sub>TEMP</sub>-based over-temperature (OT) fault. | Command | | | | | | | 0 | T_WAF | RN_LIM | IT | | | | | | | |----------|-----|---------------------------------------------------------------------|-----|-----|-----|-----|-----|-------|--------|-----|-----|-------|--------|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Х | Х | Χ | Х | Χ | Х | Х | | | 0 | T_WAF | RN_LIM | IT | | | | Bits | Bit Name | Description | |------|---------------|-----------------------------------------------------------------------------| | 15:8 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 7:0 | OT_WARN_LIMIT | Sets the OT warning limit for a V <sub>TEMP</sub> -based OT fault. 1°C/LSB. | ## VIN\_OV\_FAULT\_LIMIT (55h) The VIN\_OV\_FAULT\_LIMIT command sets the V<sub>IN</sub> over-voltage (OV) fault limit. | Command | | | | | | | VIN_ | OV_F/ | NULT_L | IMIT | | | | | | | |----------|-----|---------------------------------------|-----|-----|-----|-----|------|-------|--------|------|-----|-------|-------|--------|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | V | IN_OV | _FAUL | T_LIMI | Т | | | Bits | Bit Name | Description | |------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Sets the V <sub>IN</sub> OV fault threshold, calculated with the following equation: | | | | V <sub>IN</sub> OV threshold = VIN_OV_FAULT_LIMIT x Resolution | | 6:0 | VIN_OV_FAULT_LIMIT | Where VIN_OV_FAULT_LIMIT is bits[6:0] of this command and Resolution is determined by C4h, bit[6] and E7h, bit[7]. | | | | 500mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 0; supports up to 64V 250mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 1; supports up to 32V 125mV/LSB when C4h, bit[6] = 1; supports up to 16V | ## VIN\_OV\_WARN\_LIMIT (57h) The VIN\_OV\_WARN\_LIMIT command sets the V<sub>IN</sub> over-voltage (OV) warning limit. | Command | | | | | | | VIN_ | OV_W | ARN_L | .IMIT | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----|------|------|-------|-------|-----|-------|-------|--------|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | | V | IN_OV | _WARI | N_LIMI | Т | | | Bits | Bit Name | Description | |------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Set the V <sub>IN</sub> OV warning threshold, calculated with the following equation: | | | | $V_{IN}$ OV warning = VIN_OV_WARN_LIMIT x Resolution. | | 6:0 | VIN_OV_WARN_LIMIT | Where VIN_OV_WARN_LIMIT is bits[6:0] of this command and Resolution is determined by C4h, bit[6] and E7h, bit[7]. | | | | 500mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 0; supports up to 64V 250mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 1; supports up to 32V 125mV/LSB when C4h, bit[6] = 1; supports up to 16V | ## VIN\_UV\_WARN\_LIMIT (58h) The VIN\_UV\_WARN\_LIMIT command sets the V<sub>IN</sub> under-voltage warning (UVW) limit. | Command | | | | | | | VIN_ | UV_W | ARN_L | .IMIT | | | | | | | |----------|-----|---------------------------------------------------------------------|-----|-----|-----|-----|------|------|-------|-------|-----|-------|-------|--------|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Х | Х | Х | Х | Х | Х | Χ | Χ | | V | IN_UV | _WARI | N_LIMI | Т | | | Bits | Bit Name | Description | |------|----------|---------------------------------------------------------------------| | 15:7 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Set the V <sub>IN</sub> UVW threshold, calculated with the following equation: | |-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | $V_{\text{IN}}$ UVW threshold = VIN_UV_WARN_LIMIT x Resolution. | | 6:0 | VIN_UV_WARN_LIMIT | Where VIN_UV_WARN_LIMIT is bits[6:0] of this command and Resolution is determined by C4h, bit[6] and E7h, bit[7]. | | | | 500mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 0; supports up to 64V 250mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 1; supports up to 32V 125mV/LSB when C4h, bit[6] = 1; supports up to 16V | ### POWER\_GOOD\_ON (5Eh) The POWER\_GOOD\_ON command sets the power good (PG) rising threshold. | Command | | POWER_GOOD_ON | | | | | | | | | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Χ | X POWER_GOOD_ON | | | | | | | | | | | Bits | Bit Name | Description | | | | | | | |-------|---------------|---------------------------------------------------------------------|--|--|--|--|--|--| | 15:10 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | | | | | 9:0 | POWER_GOOD_ON | Sets the voltage at which PG pulls high. 62.5mV/LSB. | | | | | | | ## POWER\_GOOD\_OFF (5Fh) The POWER\_GOOD\_OFF command sets the power good (PG) falling threshold. | Command | | POWER_GOOD_OFF | | | | | | | | | | | | | | | |------------------------|-----|----------------|-----|-----|-----|-----|------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format Unsigned binary | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Χ | X POWER_GOOD_OFF | | | | • | | | | | | | Bits | Bit Name | Description | |-------|----------------|----------------------------------------------------------------| | 15:10 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 9:0 | POWER_GOOD_OFF | Sets the voltage at which PG pulls low. 62.5mV/LSB. | ## TON\_DELAY (60h) The TON\_DELAY command sets the turn-on delay between EN and ON. | Command | | TON_DELAY | | | | | | | | | | | | | | | |----------|-------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | function X X X X X X X X X TON_DE | | | | DELAY | • | | | | | | | | | | | | Bits | Bit Name | Description | |------|-----------|-------------------------------------------------------------------------------------------| | 15:8 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 7:0 | TON_DELAY | Sets the delay from when EN asserts high to when the ON signal starts to rise. 0.1ms/LSB. | ## TOFF\_DELAY (64h) The TOFF\_DELAY command sets the turn-off delay between EN and ON. | Command | | TOFF_DELAY | | | | | | | | | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-------|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | | TOFF_ | DELAY | | | | | Bits | Bit Name | Description | |------|------------|-----------------------------------------------------------------------------------| | 15:8 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 7:0 | TOFF_DELAY | Set the delay from when EN de-asserts to when the ON signal drops low. 0.1ms/LSB. | ## OP\_WARN\_LIMIT (6Ah) The OP\_WARN\_LIMIT command sets the input over-power (OP) warning limit. | Command | | OP_WARN_LIMIT | | | | | | | | | |----------|---------------------------------------|-----------------------------------------|--|--|--|--|--|--|--|---| | Format | | Unsigned binary | | | | | | | | | | Bit | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | 0 | | Access | R/W | R/W | | | | | | | | | | Function | Χ | X OP_WARN_LIMIT | | | | | | | | | | Bits | Bit Name | Description | |-------|---------------|---------------------------------------------------------------------| | 15:14 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 13:0 | OP_WARN_LIMIT | Sets the input OP warning limit. 4W/LSB. | ## STATUS\_BYTE (78h) The STATUS\_BYTE command returns 1 byte of information with a summary of the most critical statuses and faults. | Command | | STATUS_BYTE | | | | | | | | | | |----------|---|-----------------|---|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | Access | R | R R R R R R | | | | | | | | | | | Function | | | Х | | | | | | | | | | Bits | Bit Name | Description | |------|----------|---------------------------------------------------------------------------------------------------------------| | | | Indicates whether the NVM is busy. | | 7 | NVM_BUSY | 1'b0: NVM access is idle<br>1'b1: The NVM is busy. The NVM cannot be accessed and PMBus writes are<br>ignored | | 6 | OFF | Indicates whether the output is off. VOUT may be off due to a protection, EN going low, or a command. | | 6 | OFF | 1'b0: VOUT is on<br>1'b1: VOUT is off | | 5 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 4 | IOUT_OC_FAULT | Indicates whether an $I_{\text{OUT}}$ over-current (OC) fault has occurred. If $V_{\text{IMON}}$ -based total OCP occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | |---|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | 1'b0: No I <sub>OUT</sub> OC fault has occurred<br>1'b1: An I <sub>OUT</sub> OC fault has occurred | | | | | | 3 | VIN_UV_FAULT | Indicates whether a $V_{\text{IN}}$ under-voltage (UV) fault has occurred. If a $V_{\text{IN}}$ UV fault occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | | 1'b0: No V <sub>IN</sub> UV fault has occurred<br>1'b1: A V <sub>IN</sub> UV fault has occurred | | | | | | 2 | TEMPERATURE | Indicates whether an over-temperature (OT) fault or warning has occurred. If a $V_{TEMP}$ -based OT fault or warning has occurred, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | | 1'b0: No OT fault or warning has occurred<br>1'b1: An OT fault or warning has occurred | | | | | | 1 | CML | Indicates whether a PMBus communication fault has occurred. If a PMBus communication related fault occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | | 1'b0: No CML fault has occurred<br>1'b1: A CML fault has occurred | | | | | | 0 | MAX SS FAULT | Indicates whether the slave experiences a maximum SS fault. If V <sub>SS</sub> is below 340mV when the maximum soft start time ends, this bit is set. | | | | | | | WAX_33_FAULT | 1'b0: No maximum SS fault has occurred<br>1'b1: A maximum SS fault has occurred | | | | | ## STATUS\_WORD (79h) The STATUS\_WORD command returns 2 bytes of information with a summary of the device fault/warning condition. The higher byte gives more detailed information of the fault conditions. The lower byte shares this information with register STATUS\_BYTE (78h). | Command | | STATUS_WORD | | | | | | | | | | | | | | | |----------|----|------------------------------------|--|---|--|---|--|--|--|--|---|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R R R | | | | | | | | | | | | | | | | Function | | | | Х | | Х | | | | | Х | | | | | | | Bits | Bit Name | Description | | | | |------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 15 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | | 14 | IOUT_POUT | Indicates whether an Iout/Pout fault or warning has occurred. If an Iout fault and warning or Pout warning occurs, this bit is set and latched. The CLEAR_FAULTS command (03h) can reset this bit. | | | | | | | 1'b0: No louт/Pouт fault and warning<br>1'b1: An louт/Pouт fault or warning has occurred | | | | | 13 | INPUT | Indicates whether an input voltage, current, or power fault/warning has occurred. If any of these input faults/warnings occur, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | 1'b0: No input fault/warning has occurred<br>1'b1: An input fault/warning has occurred | | | | | 12 | RESERVED | RVED Unused. X indicates that writes are ignored and reads are always 0. | | | | | | | Indicates the power good (PG status). | |----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | PG | 1'b0: PG is high<br>1'b1: PG is low | | 10 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 9 | SLAVE_FAULT | Indicates whether a slave fault has occurred. If an e-fuse slave has a fault or the fault from Table 2 on page 26 occurs, GOK is pulled low and this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No slave faults have occurred 1'b1: Slave faults have occurred | | 8 | WATCH_DOG | Indicates whether the watchdog timer from the monitor block has overflowed. The monitor value calculation has a watchdog timer. If the timer overflows, the monitor value calculation state machine and the timer are reset. Meanwhile, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: The watchdog timer has not overflowed 1'b1: The watchdog timer has overflowed | | | | Indicates whether the NVM is busy. | | 7 | NVM_BUSY | 1'b0: NVM access is idle 1'b1: The NVM is busy. The NVM cannot be accessed and PMBus writes are ignored | | • | 055 | Indicates whether the output is off. VOUT may be off due to a protection, EN going low, or a command. | | 6 | OFF | 1'b0: VOUT is on<br>1'b1: VOUT is off | | 5 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 4 | IOUT_OC_FAULT | Indicates whether an $I_{OUT}$ over-current (OC) fault has occurred. If $V_{IMON}$ -based total OCP occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No I <sub>OUT</sub> OC fault has occurred<br>1'b1: An I <sub>OUT</sub> OC fault has occurred | | 3 | VIN_UV_FAULT | Indicates whether a $V_{\text{IN}}$ under-voltage (UV) fault has occurred. If a $V_{\text{IN}}$ UV fault occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No V <sub>IN</sub> UV fault has occurred<br>1'b1: A V <sub>IN</sub> UV fault has occurred | | 2 | TEMPERATURE | Indicates whether an over-temperature (OT) fault or warning has occurred. If a V <sub>TEMP</sub> -based OT fault or warning has occurred, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No OT fault or warning has occurred 1'b1: An OT fault or warning has occurred | | 1 | CML | Indicates whether a PMBus communication fault has occurred. If a PMBus communication related fault occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No CML fault has occurred<br>1'b1: A CML fault has occurred | | 0 | MAX_SS_FAULT | Indicates whether the slave experiences a maximum SS fault. If V <sub>SS</sub> is below 340mV when the maximum soft start time ends, this bit is set. | | U | IVIAA_SS_FAULT | 1'b0: No maximum SS fault has occurred<br>1'b1: A maximum SS fault has occurred | ## STATUS\_IOUT (7Bh) The STATUS\_IOUT command returns 1 data byte with the detailed I<sub>OUT</sub> fault and warning status. | Command | | STATUS_IOUT | | | | | | | | | | | |----------|---|-----------------|---|---|---|---|---|---|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Function | | Х | | Х | Х | Х | Х | | | | | | | Bits | Bit Name | Description | |------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | IOUT_OC_FAULT | Indicates whether an I <sub>OUT</sub> over-current (OC) fault has occurred. If V <sub>IMON</sub> -based total OCP occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No louт OC fault has occurred<br>1'b1: An louт OC fault has occurred | | 6 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 5 | IOUT_OC_WARNING | Indicates whether an $I_{\text{OUT}}$ over-current (OC) warning has occurred. If $V_{\text{IMON}}$ -based total OC warning occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No I <sub>OUT</sub> OC warning has occurred<br>1'b1: An I <sub>OUT</sub> OC warning has occurred | | 4:1 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 0 | POUT_OP_WARN | Indicates whether an output over-power (OP) warning has occurred. If an output OP warning occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No output OP warning has occurred<br>1'b1: An output OP warning has occurred | ## STATUS\_INPUT (7Ch) The STATUS\_INPUT command returns 1 data byte with input fault or warning messages. | Command | | STATUS_INPUT | | | | | | | | | | |----------|---|-----------------|---|---|---|---|---|---|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | Function | | | | | | Х | Х | Х | | | | | | Bits | Bit Name | Description | |---|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7 | VIN_OV_FAULT | Indicates whether a $V_{\text{IN}}$ over-voltage (OV) fault has occurred. If $V_{\text{IN}}$ exceeds the value set by VIN_OV_FAULT_LIMIT (55h), this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | 1'b0: No V <sub>IN</sub> OV fault has occurred<br>1'b1: A V <sub>IN</sub> OV fault has occurred | | - | 6 | VIN_OV_WARNING | Indicates whether a $V_{\text{IN}}$ over-voltage (OV) warning has occurred. If $V_{\text{IN}}$ exceeds the value set by VIN_OV_WARN_LIMIT (57h), this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | 1'b0: No V <sub>IN</sub> OV warning has occurred<br>1'b1: A V <sub>IN</sub> OV warning has occurred | | 5 | VIN_UV_WARNING | Indicates whether a $V_{\text{IN}}$ under-voltage (UV) warning has occurred. If $V_{\text{IN}}$ falls below the value set by VIN_UV_WARN_LIMIT (58h), this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | |-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 1'b0: No V <sub>IN</sub> OV fault has occurred<br>1'b1: A V <sub>IN</sub> OV fault has occurred | | 4 | VIN_UV_FAULT | Indicates whether a $V_{\text{IN}}$ under-voltage (UV) fault has occurred. If $V_{\text{IN}}$ falls below the value set by VIN_OFF (36h), this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No V <sub>IN</sub> UV fault has occurred<br>1'b1: A V <sub>IN</sub> UV fault has occurred | | 3 | VIN_UVLO | Indicates whether $V_{\text{IN}}$ under-voltage lockout (UVLO) has occurred. If $V_{\text{IN}}$ falls below the value set by VIN_OFF (36h), this bit is set regardless of EN. This bit is live. | | | | 1'b0: No V <sub>IN</sub> UVLO fault has occurred<br>1'b1: V <sub>IN</sub> UVLO fault has occurred | | 2:0 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | # **STATUS\_TEMPERATURE (7Dh)** The STATUS\_TEMPERATURE command returns 1 data byte with temperature fault or warning messages. | Command | | STATUS_TEMPERATURE | | | | | | | | | | |----------|---|--------------------|---|---|---|---|---|---|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | R | R | R | R | R | R | R | R | | | | | Function | | | Х | Х | Х | Х | Х | | | | | | Bits | Bit Name | Description | | | | | | | |------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7 | OT_SENSED_FAULT | Indicates whether a sensed over-temperature (OT) fault has occurred. If the $V_{TEMP}$ -sensed temperature exceeds the OT fault limit set by OT_FAULT_LIMIT (4Fh), this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | | | | 1'b0: No V <sub>TEMP</sub> -sensed OT fault has occurred<br>1'b1: A V <sub>TEMP</sub> -sensed OT fault has occurred | | | | | | | | 6 | OT_SENSED_WARN | Indicates whether a sensed over-temperature (OT) warning has occurred. If the $V_{TEMP}$ -sensed temperature exceeds the OT warning limit set by OT_WARN_LIMIT (51h), this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | | | | 1'b0: No V <sub>TEMP</sub> -sensed OT warning has occurred<br>1'b1: A V <sub>TEMP</sub> -sensed OT warning has occurred | | | | | | | | 5:1 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | | | | | 0 | OT_CONTROLLER_<br>FAULT | Indicates whether the controller experiences an over-temperature (OT) fault. If the controller's temperature exceeds its OT threshold, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | | | | 1'b0: No controller OT fault has occurred 1'b1: A controller OT fault has occurred | | | | | | | # STATUS\_CML (7Eh) The STATUS\_CML command returns 1 data byte with the memory and communication fault messages. | Command | | STATUS_CML | | | | | | | | | | | | |----------|---|-----------------|---|---|---|---|---|---|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | | Function | | | | | X | Х | | | | | | | | | Bits | Bit Name | Description | |------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | INVALID_CMD | Indicates whether an invalid PMBus command was received. If the MP5990 receives an unsupported command code, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No invalid PMBus command has been received 1'b1: An invalid PMBus command has been received | | 6 | INVALID_DATA | Indicates whether invalid PMBus data was received. If the MP5990 receives unsupported data, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No invalid PMBus data has been received 1'b1: Invalid PMBus data has been received | | 5 | PEC_FAILED | Indicates whether a PMBus packet error checking (PEC) fault has occurred. The PMBus interface supports the use of the PEC byte that is defined in the SMBus standard. The PEC byte is transmitted by the MP5990 during a read transaction or sent to the MP5990 during a write transaction. If the PEC byte sent to the MP5990 during a write transaction is incorrect, the command is not executed and this bit is set and latched. Send a CLEAR_FAULTS (03h) to reset this bit. | | | | 1'b0: No PEC fault has been detected 1'b1: A PEC fault has been detected | | 4 | NVM_CRC_FAULT | Indicates whether a CRC fault has occurred. While storing operating memory data to the NVM, the MP5990 calculates a CRC code for each bit and saves the final CRC code to the NVM. While restoring the NVM data to the operating memory, the MP5990 recalculates the CRC code with each bit. The MP5990 checks the CRC results when the restoring process is done. If the CRC result does not match what is stored during the storing process, the e-fuse shuts down and this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | 1'b0: No NVM CRC fault has been detected<br>1'b1: An NVM CRC fault has been detected | | 3:2 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 1 | COMMU_OTHER_<br>FAULT | If a start or stop condition interrupts the data transmission, this bit is set. This bit is in latch-off mode. Send a CLEAR_FAULTS (03h) command to reset this bit. | | 0 | NVM_SIG_FAULT | While restoring data from the NVM to the memory, the device checks the signature register in address 00h of the NVM first. If the signature register is 0x1234, the restoration process stops immediately and this bit is set and latched. Send a CLEAR_FAULTS (03h) command to clear this bit. | | | | 1'b0: No NVM signature fault has occurred<br>1'b1: An NVM signature fault has occurred | ## REV\_ID (80h) The REV\_ID commands returns the silicon revision number and can express the version of silicon when the metal changes. This value is fixed in the analog design. | Command | | REV_ID | | | | | | | | | | | |----------|-------------|-----------------|--|--|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 | | | | | | | | | | | | Access | R R R R R R | | | | | | | | | | | | | Function | REV_ID | | | | | | | | | | | | | Bits | Bit Name | Description | |------|----------|--------------------------------------| | 7:0 | REV_ID | Returns the silicon revision number. | ### READ\_EIN (86h) The READ\_EIN command returns the input energy (E<sub>IN</sub>). The calculation method follows PMBus requirement. | Byte | Byte Name | Description | |------|-------------------|---------------------------------------------------------------------------------------------------| | 6 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 5 | SAMPLE_COUNT_HIGH | Counts the sample numbers, which is 24 bits in total. 100µs/LSB. | | 4 | SAMPLE_COUNT_MID | Counts the sample numbers, which is 24 bits in total. 100µs/LSB. | | 3 | SAMPLE_COUNT_LOW | Counts the sample numbers, which is 24 bits in total. 100µs/LSB. | | 2 | ACCU_ROLL_COUNT | Counts the input energy (E <sub>IN</sub> ) accumulator roll counters. | | 1 | EIN_ACCU_HIGH | Counts the $E_{\text{IN}}$ counter, which is 16 bits in total. The MSB is the signed bit. 1W/LSB. | | 0 | EIN_ACCU_LOW | Counts the $E_{\text{IN}}$ counter, which is 16 bits in total. The MSB is the signed bit. 1W/LSB. | ## READ\_VIN (88h) The READ\_VIN command returns the sensed V<sub>IN</sub>. | Command | | READ_VIN | | | | | | | | | | | | | | | |----------|----|----------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Format | | Linear11 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | READ_VIN | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | READ_VIN | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The reported $V_{\text{IN}}$ can be calculated with the following equation: | | | | Reported V <sub>IN</sub> = Y x 2 ^ N | | | | In direct mode, bits[15:11] are always 0000, while bits[10:0] are the actual calculated bits. 31.25mV/LSB. | ## READ\_VOUT (8Bh) The READ\_VOUT command returns the sensed V<sub>OUT</sub>. | Command | | READ_VOUT | | | | | | | | | | | | | | | |----------|----|-----------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Format | | Linear11 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | READ_VOUT | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 15:0 READ_VOUT | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The reported $V_{\text{OUT}}$ can be calculated with the following equation: | | | | Reported Vout = Y x 2 ^ N | | | | In direct mode, bits[15:11] are always 0000, while bits[10:0] are the actual calculated bits. 31.25mV/LSB. | ## READ\_IOUT (8Ch) The READ\_IOUT command returns the measured I<sub>OUT</sub>. | Command | | READ_IOUT | | | | | | | | | | | | | | | |----------|----|-----------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Format | | Linear11 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | READ_IOUT | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | READ_IOUT | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The reported $I_{OUT}$ can be calculated with the following equation: | | | | Reported I <sub>OUT</sub> = Y x 2 ^ N | | | | In direct mode, bits[15:14] are always 0000, while bits[13:0] are the actual calculated bits. 62.5mA/LSB. | ## **READ\_TEMPERATURE (8Dh)** The READ\_TEMPERATURE command returns the measured temperature. | Command | | READ_TEMPERATURE | | | | | | | | | | | | | | | |----------|----|------------------|----|----|----|----|---|---|---|---|------|-------|--------|-----|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | Χ | Х | Х | Χ | Х | Х | Х | Х | | | REAL | D_TEM | IPERA1 | URE | | | | L | Bits | Bit Name | Description | |---|------|------------------|----------------------------------------------------------------| | | 15:8 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | | 7:0 | READ_TEMPERATURE | Returns the temperature sensed on the VTEMP pin. 1°C/LSB. | ## READ\_POUT (96h) The READ\_POUT command reports the output power (Pout). | Command | | READ_POUT | | | | | | | | | | | | | | | |----------|----|-----------|----|----|----|----|---|------|------|---|---|---|---|---|---|---| | Format | | | | | | | | Line | ar11 | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | READ_POUT | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | READ_POUT | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The reported $P_{OUT}$ can be calculated with the following equation: | | | | Reported Pout = Y x 2 ^ N | | | | In direct mode, bits[15:0] is the actual calculated bits. 1W/LSB. | ## READ\_PIN (97h) The READ\_PIN command reports the input power (P<sub>IN</sub>). | Command | | READ_PIN | | | | | | | | | | | | | | | |----------|----|----------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Format | | Linear11 | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | READ_PIN | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | READ_PIN | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The reported $P_{\text{IN}}$ can be calculated with the following equation: | | | | Reported P <sub>IN</sub> = Y x 2 ^ N | | | | In direct mode, bits[15:0] is the actual calculated bits.1W/LSB. | ## PMBUS\_REVISION (98h) The PMBUS\_REVISION command reads the PMBus revision to which the device is compliant. It is read-only. | Command | | PMBUS_REVISION | | | | | | | | | | |----------|---|-----------------|--|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | Access | R | R R R R R R | | | | | | | | | | | Function | | PMBUS_REVISION | | | | | | | | | | | Bits | Bit Name | Description | |------|----------------|------------------------------------------------------------------------------------------------| | 7:0 | PMBUS_REVISION | The default value is 33h, which means Part I Revision is 1.3, and the Part II Revision is 1.3. | ### VENDOR\_ID (99h) The VENDOR\_ID command returns company identification. It is block read. #### PRODUCT ID (9Ah) The PRODUCT\_ID command returns the part name. It is block read. ### **REV CONST (9Bh)** The REV\_CONST command returns the manufacturer's revision number. It is read only. | Command | | REV_CONST | | | | | | | | | | | |----------|---|-----------------|---|---|---|---|---|---|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Function | Х | Х | Х | Х | Х | Х | Х | | | | | | | Bits | Bit Name | Description | |------|-----------|---------------------------------------------------------------------------------------------------| | 7:1 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 0 | REV_CONST | Returns the manufacturer's revision number. This value can be configured via REV_CONST_CFG (C3h). | ## **READ\_VIN\_PEAK (A1h)** The READ\_VIN\_PEAK command returns the peak V<sub>IN</sub> sample value. It is read-clear data. The peak value is the maximum value between the two read commands. | Command | | READ_VIN_PEAK | | | | | | | | | | | | | | | |----------|----|---------------|----|----|----|----|---|------|------|---|---|---|---|---|---|---| | Format | | | | | | | | Line | ar11 | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | READ_VIN_PEAK | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | READ_VIN_PEAK | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The peak $V_{\text{IN}}$ can be calculated with the following equation: | | | | Peak V <sub>IN</sub> = Y x 2 ^ N | | | | At direct mode, bits[15:11] is always 0000, bit[10:0] is the actual calculated bits. 31.25mV/LSB. | ### READ\_PIN\_PEAK (A3h) The READ\_PIN\_PEAK command returns the peak PIN sample value. It is read-clear data. The peak value is the maximum value between the two read commands. | Command | | | | | | | RI | EAD_P | IN_PE | ٩K | | | | | | | |----------|----|----|----|----|----|----|----|-------|-------|----|---|---|---|---|---|---| | Format | | | | | | | | Line | ar11 | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | • | | RI | EAD_P | IN_PE | ٩K | • | • | • | | • | | | Bits | Bit Name | Description | |------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | READ_PIN_PEAK | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The peak P <sub>IN</sub> can be calculated with the following | | | | equation: Peak P <sub>IN</sub> = Y x 2 ^ N | | | | In direct mode, bits[15:0] is the actual calculated bits. 1W/LSB. | ### **READ\_VOUT\_PEAK (A5h)** The READ\_VOUT\_PEAK command returns the peak V<sub>OUT</sub> sample value. It is read-clear data. The peak value is the maximum value between the two read commands. | Command | | | | | | | RE | AD_VC | UT_PE | AK | | | | | | | |----------|----|----|----|----|----|----|----|-------|-------|----|---|---|---|---|---|---| | Format | | | | | | | | Line | ar11 | | | | | | | • | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | • | • | | • | RE | AD_VC | UT_PE | AK | | • | | • | | | | Bits | Bit Name | Description | |------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | READ_VOUT_PEAK | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The peak $V_{OUT}$ can be calculated with the following equation: | | | | Peak V <sub>OUT</sub> = Y x 2 ^ N | | | | In direct mode, bits[15:11] is always 0000, bits[10:0] is the actual calculated bits. 31.25mV/LSB. | ## **READ\_IOUT\_PEAK (A6h)** The READ\_IOUT\_PEAK command returns the peak I<sub>OUT</sub> sample value. It is read-clear data. The peak value is the maximum value between the two read commands. | Command | | | | | | | RE | AD_IO | UT_PE | AK | | | | | | | |----------|----|----|----|----|----|----|----|-------|-------|----|---|---|---|---|---|---| | Format | | | | | | | | Line | ar11 | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | These bits are configured by register C4h, bit[9] to select linear mode or direct mode. | | 15:0 | READ_IOUT_PEAK | In linear mode, bits[15:11] are the signed two's complement value for the exponent (bits[15:11] = N), while bits[10:0] are the signed two's complement mantissa (bits[10:0] = Y). The peak $V_{\text{OUT}}$ can be calculated with the following equation: | | | | Peak I <sub>OUT</sub> = Y x 2 ^ N | | | | In direct mode, bits[15:14] is always 0000, while bits[13:0] is the actual calculated bits. 62.5mA/LSB. | ### READ\_TEMP\_PEAK (AFh) The READ\_TEMP\_PEAK is used to read TEMP peak sample value. It is read-clear data. The peak value is the maximum value between the two read commands. | Command | | | | | | | RE | AD_TE | MP_PE | AK | | | | | | | |----------|----|----|----|----|----|----|----|-------|-------|----|----|-------|-------|----|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | Х | Х | Х | Х | Х | Х | Х | Х | | | RE | AD_TE | MP_PE | AK | | • | | Bits | Bit Name | Description | |------|----------------|---------------------------------------------------------------------| | 15:8 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 7:0 | READ_TEMP_PEAK | No negative value. 1°C/LSB. | ## CONFIG\_ID (C0h) The CONFIG\_ID command sets the 4-digit part number. | Command | | | | | | | | CONF | IG_ID | | | | | | | | |----------|-----|-----|-----|-----|-----|-----|-----|---------|---------|-----|-----|-----|-----|-----|-----|-----| | Format | | | | | | | L | Jnsigne | d binar | у | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | | | | CONF | IG_ID | | | | | | | | | Bits | Bit Name | Description | |------|-----------|-------------------------------| | 15:0 | CONFIG_ID | Sets the 4-digit part number. | ### CONFIG\_CODE\_REV (C1h) The CONFIG\_CODE\_REV command sets the configuration code revision. | Command | | | | | | | CON | NFIG_C | ODE_I | REV | | | | | | | |----------|-----|-----|-----|-----|-----|-----|-----|---------|---------|-----|-----|-----|-----|-----|-----|-----| | Format | | | | | | | L | Jnsigne | d binar | у | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | • | • | • | • | | CON | NFIG_C | ODE_I | REV | | | • | | • | | | Bits | Bit Name | Description | |------|-----------------|---------------------------------------| | 15:0 | CONFIG_CODE_REV | Sets the configuration code revision. | ### PRODUCT\_REV\_USER (C2h) The PRODUCT\_REV\_USER command provides 2 bytes to set the product revision for the user. | Command | | | | | | | PRO | DUCT_ | REV_L | JSER | | | | | | |----------|-----|------------------------------------------|--|--|--|--|-----|-------|-------|------|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R/W | W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ | | | | | | | | | | | | | | | Function | | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|------------------|-------------------------------| | 15:0 | PRODUCT_REV_USER | Sets the production revision. | # **REV\_CONST\_CFG (C3h)** The REV\_CONST\_CFG stores the silicon revision number, which can also be read via 9Bh. | Command | | | | REV_CO | NST_CFG | | | | | | | | | |----------|-----|-----------------------------|--|--------|---------|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | Access | R/W | R/W R/W R/W R/W R/W R/W R/W | | | | | | | | | | | | | Function | | REV_CONST_CFG | | | | | | | | | | | | | Bits | Bit Name | Description | |------|---------------|-------------------------------------| | 7:0 | REV_CONST_CFG | Stores the silicon revision number. | ## EFUSE\_CFG (C4h) The EFUSE\_CFG command configures functions related to the MP5990. | Command | | | | | | EFUSE_CFG | | | | | | | | | | | | | |----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|---|--|-----------|--|--|--|--|---|---|---|---|---|---|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | | | Access | R/W | R/W | | | | | | | | | | | | | | | | | | Function | Χ | | | Χ | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | | | | Bits | Bit Name | Description | |------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 14 | CONTROLLER_OTP_CF | Configures the controller's over-temperature protection (OTP fault protection mode. | | 14 | G | 1'b0: Hiccup mode<br>1'b1: Latch-off mode | | | | Configures the maximum SS fault protection mode. | | 13 | SLAVE_MAX_SS_CFG | 1'b0: Hiccup mode<br>1'b1: Latch-off mode | | 12 | RESERVED | Always set to 0. | | 11 | SLAVE_SS_FLT_EN | Enables slave fault detection by monitoring the SS pin. If this function is enabled, the MP5990 indicates that the slave is experiencing a fault when the EN/ON/PG pins are all high, and the SS pin is pulled low by the e-fuse slave. | | | | 1'b0: Disabled<br>1'b1: Enabled | | | | Enables the device to pull the SS pin low if a fault occurs. | | 10 | SS_CFG | 1'b0: Do not pull the SS pin low if a fault occurs<br>1'b1: Pull the SS pin low if a fault occurs | | | | Configures the report format of the MP5990. | | | | 1'b0: Direct mode<br>1'b1: Linear mode | | 9 | RPT_FORMAT | When selecting linear mode, the device tunes the exponent automatically. For the voltage-related reports (e.g. $V_{\text{IN}}$ and $V_{\text{OUT}}$ ), the device has a 31.25mV/62.5mV resolution, up to 64V. For current-related reports (e.g. $I_{\text{OUT}}$ ), the device has a 0.0625A/0.125A/0.25A/0.5A/1A resolution, up to 1023A. For power-related reports (e.g. $P_{\text{IN}}$ and $P_{\text{OUT}}$ ), the device has 1W/2W/4W/8W/16W/32W/64W, up to 6.5535kW. | | | | Sets the V <sub>IN</sub> over-voltage protection (OVP) mode. | |-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | VIN_OVP_MODE | 1'b0: Latch-off mode<br>1'b1: Hiccup mode | | 7 | VIN_UVLO_FAULT | If $V_{\text{IN}}$ under-voltage lockout (UVLO) is enabled by E6h, bits[0], this bit can configure the $V_{\text{IN}}$ UVLO response. The $V_{\text{IN}}$ UVLO thresholds are set by registers 35h and 36h. If the response is set to no action, UVLO does not set the corresponding bits in FAh, and the ON, GOK, SS, and PG pins do not pull low. | | | | 1'b0: No action<br>1'b1: Action | | | | Combine this bit with VIN_PRT_SEL (E7h), bit[7]) to configure V <sub>IN</sub> -related protection resolutions (e.g. VIN_ON, VIN_OFF, and VIN_OV). | | 6 | VIN_PRT_RESO | 500mV when VIN_PRT_RESO = 0, and VIN_PRT_SEL = 0. 250mV when VIN_PRT_RESO = 0, and VIN_PRT_SEL = 1 125mV when VIN_PRT_RESO = 1, and VIN_PRT_SEL = 0 or 1 | | 5:0 | RESERVED | Always set to 6b'00 1000. | # OCW\_SC\_REF (C5h) The OCW\_SC\_REF command sets the OCWREF and SCREF voltage levels for slave devices. | Command | | | | | | | ( | DCW_S | C_RE | = | | OCW_SC_REF | | | | | | | | | | | | | |----------|-----|------------------------------------|-----|-----|-----|-----|-----|-------|------|-----|-----|------------|-----|------|-----|-----|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | | | | | | | | | Access | R/W | | | | | | | | | Function | Χ | Χ | Χ | Χ | | | SCF | REF | | • | | | OCW | /REF | | | | | | | | | | | | Bits | Bit Name | Description | |-------|----------|----------------------------------------------------------------------------------------------------------------------------------| | 15:12 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 11:6 | SCREF | Sets the SCREF voltage level, which selects the short-circuit protection (SCP) level at 40A, 60A, 80A, 100A, and 120A. 28mV/LSB. | | 5:0 | OCWREF | Sets the OCWREF voltage level. If the CS voltage (Vcs) exceeds Vocwref, D_OC asserts. 28mV/LSB. | # OC\_REF (C6h) The OC\_REF command set the OCREF voltage for the slaves. | Command | | | | OC_ | REF | | | | | | | | | | |----------|-----|-----------------|-----|---------|----------|-----|-----|-----|--|--|--|--|--|--| | Format | | | | Unsigne | d binary | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | Access | R/W | | | | | | | Function | Х | Х | | | OCI | REF | • | | | | | | | | | Bits | Bit Name | Description | |------|----------|--------------------------------------------------------------------------------------------| | 7:6 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 5:0 | OCREF | Sets the OCREF voltage for V <sub>CS</sub> -based over-current protection (OCP). 28mV/LSB. | ## ON\_HICCUP\_DLY (C7h) The ON\_HICCUP\_DLY command sets the ON signal timeout and hiccup delay time. | Command | | | | | | | 10 | N_HICC | CUP_DI | LY | | | | | | |----------|-----|------------------------------------------|--|---|--------|--------|----|--------|--------|----|-----|-------|-----|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R/W | W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ | | | | | | | | | | | | | | | Function | Χ | Χ | | N | //AX_S | S_TIMI | = | | | | HIC | CUP_[ | DLY | | | | Bits | Bit Name | Description | |-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 13 | PG_MUX | Sets pin 13 to have the power good (PG) or over-current warning (OCW) output. 1'b0: PG 1'b1: OCW | | 12:9 | MAX_SS_TIME | Sets the maximum soft start (SS) time. The maximum SS timer starts counting when the ON pin exceeds its rising threshold. If V <sub>SS</sub> is below 340mV when the timer finishes, ON and GOK are pulled low. 40ms/LSB with a maximum of 600ms. | | 8:0 | HICCUP_DLY | Sets the hiccup delay time. 20ms/LSB with a maximum of 10.22s. Do not set the hiccup delay time to 0ms, regardless of whether latch-off mode or hiccup mode is selected. | ## SYS\_INITIAL\_DELAY (D0h) The SYS\_INITIAL\_DELAY command sets the system initialization delay time. | Command | | SYS_INITIAL_DELAY | | | | | | | | | | | | | | | |----------|-----|--------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | X X X X X X X X X X X DELAY_MASTER | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 3:0 | DELAY_MASTER | Sets the controller system initialization delay time. The timer starts when NVM copying ends. When the system initialization delay is over, the MP5990 starts to detect if EN is high. 10ms/LSB. | ## ADDR\_PMBUS (D2h) The ADDR\_PMBUS command configures the device address, including pin configurations and register configurations. | Command | | ADDR_PMBUS | | | | | | | | | |----------|-----|-------------------------------------------|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | Access | R/W | N R/W | | | | | | | | | | Function | Χ | X X X X X | | | | | | | | | | Bits | Bit Name | Description | |-------|----------|---------------------------------------------------------------------| | 15:11 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Configures the I <sup>2</sup> C timeout function. | |------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Bit[10] sets whether an I <sup>2</sup> C timeout resets the I <sup>2</sup> C state machine. | | | | 1'b0: Do not reset<br>1'b1: Reset | | 10:8 | I2C_TIMEOUT_CFG | Bits[9:8] determine whether SDA and SCL are used for a timeout. | | | | 2'b00: The timeout is always counted 2'b01: The timeout starts to count while SCL is pulled low 2'b10: The timeout starts to count while SDA is pulled low 2'b11: The timeout starts to count while both SCL and SDA are pulled low | | | | Selects the PMBus address configuration mode. | | 7 | ADDR_CFG | 1'b0: The PMBus address is configured by the ADDR pin. The final PMBus address is set by bits[6:4] of this command and the 4LSB set via the ADDR pin 1'b1: The PMBus address is configured by the register. The final PMBus address is set by bits[6:4] and bits[3:0] of this command | | 6:4 | ADDR_PMBUS_3MSB | Sets the 3MSB of the PMBus address. | | | | Sets the 4LSB of the PMBus address. | | 3:0 | ADDR_PMBUS_4LSB | When bit [7] of register ADDR_PMBUS (D2h) is 0, the PMBus address 4-LSB is set by the ADDR pin. ADDR_PMBUS_4LSB returns the 4-LSB. | | | | When bit [7] of register ADDR_PMBUS (D2h) is 1, the 4-LSB of the PMBus address is set by ADDR_PMBUS_4LSB. | # VIN\_CFG (E3h) The VIN\_CFG command sets the $V_{\text{IN}}$ sense offset. | Command | | VIN_CFG | | | | | | | | | | |----------|-----|--------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Format | | Two's complement | | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | Access | R/W | V R/W | | | | | | | | | | | Function | Χ | X X X X X X X X X X X X VIN_TUNE | | | | | | | | | | | Bits | Bit Name | Description | |------|----------|--------------------------------------------------------------------------------------------------------------------------------| | 15:4 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 3:0 | VIN_TUNE | Trims the $V_{\text{IN}}$ sense with the gain and offset. Tune the offset with 1 ADC value/LSB. It is two's complement format. | # VIN\_SCALE (E4h) The VIN\_SCALE command sets the $V_{\text{IN}}$ sense scale loop. | Command | | VIN_SCALE | | | | | | | | | |----------|-----|-------------------------------------------|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | Access | R/W | N R/W | | | | | | | | | | Function | Χ | X X X X X VIN_SCALE | | | | | | | | | | Bits | Bit Name | Description | |-------|-----------|-------------------------------------------------------------------------| | 15:11 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 10:0 | VIN COALE | Sets the V <sub>IN</sub> scale, calculated with the following equation: | | 10.0 | VIN_SCALE | $VIN\_SCALE = 5120 \times R_{BOT} / (R_{TOP} + R_{BOT})$ | Figure 23 shows the V<sub>IN</sub> sense circuit. Figure 23: VIN Sense Circuit Design ## TEMP\_TUNE (E5h) The TEMP\_TUNE command sets the temperature-sense gain and offset. The temperature can be calculated with Equation (9): Real Temperature (1°C/LSB) = (VTEMP (V) x 320 + TEMP\_OFFSET\_TUNE) x GAIN\_TUNE / 256 (9) | Command | | TEMP_TUNE | | | | | | | | | | |----------|-----|--------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | Access | R/W | ' R/W | | | | | | | | | | | Function | | TEMP_OFFSET_TUNE GAIN_TUNE | | | | | | | | | | | Bits | Bit Name | Description | |------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Sets the temperature-sense offset. It is in two's complement format. Bit[15] is the signed bit. The offset can be calculated with the following equation: | | 15:8 | TEMP_OFFSET_TUNE | TEMP_OFFSET_TUNE= -VTEMP_OFFSET x 320 | | | | Where VTEMP_OFFSET is 152.5mV. | | | | Sets the temperature-sense gain, calculated with the following equation: | | 7:0 | GAIN_TUNE | GAIN_TUNE = 256 / (320 x VTEMP_GAIN) | | | | Where VTEMP_GAIN is 8.7mV/°C. | ## PROTECT\_CFG (E6h) The PROTECT\_CFG command configures e-fuse protection. | Command | | PROTECT_CFG | | | | | | | | | | | | | | | |----------|-----|------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | | Х | | Х | | Х | | | Х | | Х | | Χ | | | | Bits | Bit Name | Description | |------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 14 | OTP_<br>CONTROLLER_EN | Enable the controller's over-temperature protection (OTP). 1'b0: Disabled 1'b1: Enabled | | 13 | RESERVED | Always set to 0. | | 12 | PROTECT_ASSERT | Configures whether a protection can be asserted during NVM fault recording. 1'b0: Assert at any time 1'b1: Assert when not storing to the NVM | | 11 | RESERVED | Always set to 0. | | | | Enables maximum SS fault protection. | |----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | MAX_SS_FAULT_EN | 1'b0: Disabled<br>1'b1: Enabled | | 9 | RESERVED | Always set to 0. | | | | Enables the device to store the fault register (FAh) to the NVM. | | 8 | PROTECT_RECORD | 1'b0: Disabled<br>1'b1: Enabled | | | | Enables the device to detect the e-fuse slave fault type by the FLT_TYPE pin. | | 7 | FLT_TYPE_EN | 1'b0: Disabled<br>1'b1: Enabled | | 6 | RESERVED | Always set to 0. | | | | Enables the e-fuse controller's total over-current protection (OCP). | | 5 | OCP_TOTAL_EN | 1'b0: Disabled<br>1'b1: Enabled | | 4 | RESERVED | Always set to 0. | | | | Enables slave fault detection by monitoring the GOK pin. | | 3 | SLAVE_GOK_FAULT_EN | 1'b0: Disable slave fault detection<br>1'b1: Enable slave fault detection by monitoring the GOK pin. If GOK pulls low<br>due to the e-fuse slave, the MP5990 recognizes a slave fault status | | 2 | RESERVED | Always set to 0. | | | | Enables over-temperature protection (OTP) by sensing the VTEMP voltage. | | 1 | OTP_PWR_EN | 1'b0: Disabled<br>1'b1: Enabled | | 0 | VIN PROTECT EN | Enables $V_{\text{IN}}$ related protections, including over-voltage protection (OVP) and under-voltage protection (UVP). | | U | VIIN_FROTEGI_EIN | 1'b0: Disabled<br>1'b1: Enabled | # VIN\_PROTECT\_LEVEL (E7h) The VIN\_CFG command configures V<sub>IN</sub> reporting and protection-related functions. | Command | | | | | VIN_PROTECT_LEVEL | | | | | | | | | | | | | | |----------|-----|--------------------------------------------------------------------|-----|-----|-------------------|-----|-----|-----|-----|-------------|-----|-----|-----|-----|-----|-----|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | 0 | | | | | | Access | R/W | | | Function | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | VIN_OVP_HYS | | | Χ | Χ | Χ | Χ | | | | Bits | Bit Name | Description | |------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | | | Combine this bit with VIN_PRT_RESO (C4h, bit[6]) to configure $V_{\text{IN}}$ -related protection resolutions (VIN_ON, VIN_OFF, and VIN_OV). | | 7 | VIN_PRT_SEL | 500mV when VIN_PRT_RESO = 0 and VIN_PRT_SEL = 0 250mV when VIN_PRT_RESO = 0 and VIN_PRT_SEL = 1 125mV when VIN_PRT_RESO = 1 and VIN_PRT_SEL = 0 or 1. | | 6:4 | VIN_OVP_HYS | Sets the V <sub>IN</sub> over-voltage protection (OVP) hysteresis. 3'b000: 7LSB 3'b001: 6LSB 3'b010: 5LSB 3'b111: 4LSB 3'b100: 3LSB 3'b110: 1LSB 3'b111: 0LSB The V <sub>IN</sub> OV falling threshold is configured via VIN_OV_FAULT_LIMIT (55h), calculated with the following equation: V <sub>IN</sub> OV falling threshold = (VIN_OV_FAULT_LIMIT - VIN_OVP_HYS) x Resolution Where Resolution is determined by C4h, bit[6] and E7h, bit[7]. 500mV/LSB when C4h, bit[6] = 0 and E7h, bit[7] = 0; supports up to 64V 250mV/LSB when C4h, bit[6] = 1; supports up to 16V | |-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | RESERVED | Always returns 0. | # PRT\_DELAY (E8h) The PRT\_DELAY is used to set the delay time of slave fault (GOK) and total OCP fault. | Command | | | | | | | | PRT_ | DELAY | | | | | | | | |----------|-----|--------------------------------------------------------------------|-----|-----|-----|-----|-----|------|-------|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | Χ | Χ | Χ | Χ | | | | | | | | | | | | | | Bits | Bit Name | Description | |-------|---------------------------|---------------------------------------------------------------------------------------------------| | 15:12 | RESERVED | Always set to 5. | | 11:8 | SLAVE_GOK_<br>FAULT_DELAY | Sets the slave GOK fault detection delay time. 1µs/LSB with a maximum of 15µs. | | 7:4 | RESERVED | Always set to 5. | | 3:0 | OCP DELAY | Sets the over-current protection (OCP) delay. The resolution can be configured via F5h, bit[4] . | | 3.0 | OCI_DELAT | $500\mu s/LSB$ when F5h, bit[4] = 0, up to 7.5ms $100\mu s/LSB$ when F5h, bit[4] = 1, up to 1.5ms | ## SMBALERT\_MASK (E9h) The SMBALERT\_MASK command masks the faults and warnings to assert ALT#. | Command | | SMBALERT_MASK | | | | | | | | | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|--------------|--------------------------------------------------------------------------------------| | 15 | INVALID_CMD | 1'b0: No mask<br>1'b1: If an PMBus invalid command is received, ALT# does not assert | | 14 | INVALID_DATA | 1'b0: No mask<br>1'b1: If invalid PMBus data is received, ALT# does not assert | | 13 | PEC_FAILED | 1'b0: No mask<br>1'b1: If a PMBus packet error check failure is received, ALT# does not assert | |----|-----------------|---------------------------------------------------------------------------------------------------------------------| | 12 | NVM_SIG_FAULT | 1'b0: No mask<br>1'b1: If the NVM has a signature fault, ALT# does not assert | | 11 | COMM_OTHER | 1'b0: No mask<br>1'b1: If a different communication fault is received, ALT# does not assert | | 10 | SLAVE_GOK_FAULT | 1'b0: No mask<br>1'b1: If a slave GOK fault is received, ALT# does not assert | | 9 | SLAVE_MAX_SS | 1'b0: No mask<br>1'b1: If a slave's maximum SS fault is received, ALT# does not assert | | 8 | TOTAL_OC_FAULT | 1'b0: No mask<br>1'b1: If total input over-current protection (OCP) occurs, ALT# does not assert | | 7 | OP_WARN | 1'b0: No mask<br>1'b1: If an input over-power warning is received, ALT# does not assert | | 6 | VIN_OV_FAULT | 1'b0: No mask<br>1'b1: If an input over-voltage (OV) fault is received, ALT# does not assert | | 5 | VIN_UVLO | 1'b0: No mask<br>1'b1: If input UVLO occurs, ALT# does not assert | | 4 | OT_SENSED_FAULT | 1'b0: No mask<br>1'b1: If a V <sub>TEMP</sub> -sensed over-temperature (OT) fault is received, ALT# does not assert | | 3 | UV_WARN | 1'b0: No mask<br>1'b1: If an input under-voltage (UV) warning is received, ALT# does not assert | | 2 | OC_WARN | 1'b0: No mask<br>1'b1: If an input OC warning is received, ALT# does not assert | | 1 | VIN_OV_WARN | 1'b0: No mask<br>1'b1: If an input OV warning is received, ALT# does not assert | | 0 | OT_SEN_WARN | 1'b0: No mask<br>1'b1: If a V <sub>TEMP</sub> -sensed OT warning is received, ALT# does not assert | # LEVEL\_SEL (EBh) The LEVEL\_SEL command sets the over-temperature protection (OTP) hysteresis for the V<sub>TEMP</sub>-based OTP. | Command | | LEVEL_SEL | | | | | | | | | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | Χ | Х | Х | Х | Χ | Χ | Х | Χ | Χ | Х | Χ | Χ | Х | Χ | OTP | HYS | | Bits | Bit Name | Description | |------|----------|-------------------------------------------------------------------------------------------------------| | 15:2 | RESERVED | Always write to 0. | | 1:0 | OTP_HYS | Select V <sub>TEMP</sub> based on OTP hysteresis. 2'b00: 20°C 2'b01: 25°C 2'b10: 30°C 2'b11: 35°C | # ADVANCE\_CTRL (F1h) The ADVANCE\_CTRL command configures some advanced functions for the MP5990. | Command | | ADVANCE_CTRL | | | | | | | | | |----------|-----|--------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | Access | R/W | W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ | | | | | | | | | | Function | | X X GATECLK_CFG | | | | | | | | | | Bits | Bit Name | Description | |------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Sets the I <sup>2</sup> C voltage. | | 15 | I2C_VOL_SET | 1'b1: 1.8V<br>1'b0: 3.3V | | | | Configures the PMBus communication behavior during the system initialization state or a NVW storing/restoring state. | | 14 | COMM_INITIAL | 1'b0: Acknowledge (ACK) the PMBus address, but do not acknowledge (NACK) PMBus commands 1'b1: NACK PMBus address | | 13 | LPM_COPY_CFG | Configure whether MP5990 enters system initial delay and NVM copy again when exit low power mode, | | 13 | LPM_COFT_CFG | 1'b0: Disabled<br>1'b1: Enabled | | | | Enables low-power mode (LPM). | | 12 | LPM_EN_CFG | 1'b0: Disabled<br>1'b1: Enabled | | | CLR_NVM_LAST_ | Enables the last faults recorded to the NVM to be cleared by the 08h command. | | 11 | FAULT_EN | 1'b0: Disabled<br>1'b1: Enabled | | 10 | RESERVED | Always set to 0. | | 9 | NVM_COPY_EN | Enables the device to restore the NVM after EN turns on or an on command is received. | | 3 | NVM_OOF T_EIV | 1'b0: Disabled<br>1'b1: Enabled | | | | Enables the NVM CRC function. | | 8 | CRC_PROTECT_EN | 1'b0: Disabled<br>1'b1: Enabled | | 7 | RESERVED | Always set to 0. | | 6 | CAL_WATCH_DOG_EN | Enables the calculation for the watchdog function. This can prevent the calculation state machine from running out of control. If this function is enabled, the calculation state machine is reset when the state is unchanged for more than $700\mu s$ . | | | | 1'b0: Disabled<br>1'b1: Enabled | | 5 | BG_CHOP_EN | Enables the bandgap chop function, which can reduce amplifier's input offset voltage. | | 5 | BG_CHOF_EIN | 1'b0: Disabled<br>1'b1: Enabled | | | | Configures the gate clock function. Enable this function to reduce the controller's power loss. | |-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------| | | | Bit[4] is reserved and always set to 0. | | | | Bit[3] enables NVM operation. | | | | 1'b0: Disabled. The gate clock for NVM operation always works 1'b1: Enabled. The gate clock only works after sending 15h and 16h commands | | 4:0 | GATECLK_CFG | Bit[2] enables register writing. | | | | 1'b0: Disabled. The gate clock of the write command always works 1'b1: Enabled. The gate clock only works when sending a write command | | | | Bit[1] is reserved and always set to 0. | | | | Bit[0] enables PMBus communication. | | | | 1'b0: Disabled<br>1'b1: Enabled | ## **RETRY\_TIMES (F4h)** The RETRY\_TIMES command sets the protection mode, including latch-off, retry, hiccup mode. If a new protection mode is selected, it must be activated by cycling the VIN, VDD33, or EN signal. | Command | | RETRY_TIMES | | | | | | | | | | | | | | | |----------|-----|---------------------------------------|--------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|--------|------| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | OTI | P_RET | RY_TIN | /IES | Х | Х | Х | Х | | | | | OCI | P_RET | RY_TIN | /IES | | Bits | Bit Name | Description | |-------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Sets the V <sub>TEMP</sub> -based over-temperature protection (OTP) mode. | | 15:12 | OTP_RETRY_TIMES | 4'b0000: Latch-off mode<br>4'b0001~4'h1110: Retry mode. The retry times are set by bits bits[15:12]<br>4'b1111: Hiccup mode | | 11:8 | RESERVED | Always set to 0. | | 7:4 | SLAVE_GOK_<br>FAULT_RETRY_TIMES | Set slave faults (GOK) protection mode. 4'b0000: Latch-off mode 4'b0001~4'h1110: retry mode, and retry times is the value of bits[7:4] 4'b1111: Hiccup mode | | 3:0 | OCP_RETRY_TIMES | Sets the total over-current protection (OCP) mode. 4'b0000: Latch-off mode 4'b0001~4'h1110: retry mode, and retry times is the value of bits[3:0] 4'b1111: Hiccup mode | ## CFG\_EXT (F5h) The CFG\_EXT command configures the MP5990's extended functions. | Command | | CFG_EXT | | | | | | | | | | | | | | | |----------|-----|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | Х | Χ | Χ | Х | Χ | Х | Х | Χ | | | | | | | Х | Χ | | Bits | Bit Name | Description | |------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | Enables over-current warning (OCW). | | 7 | OCW_EN | 1'b0: Disabled<br>1'b1: Enabled | | 6 | CLR_FAULT_CFG | Configures whether to clear the FBh register value after sending a 08h command to clear the NVM's latest fault. | | 0 | CLR_FAULT_CFG | 1'b0: Do not clear the FBh value<br>1'b1: Clear the FBh value | | 5 | FAULT DET CFG | Configures the fault conditions under which the MP5990 detects the FLT_TYPE pin voltage. Slave faults are detected when GOK or SS goes low. | | 5 | FAULT_DET_CFG | 1'b0: Any fault<br>1'b1: Slave faults | | | | Selects the resolution of the total over-current protection (OCP) timer. | | 4 | OCP_TIME_SEL | 1'b0: 500μs /LSB<br>1'b1: 100μs /LSB | | | | Configure the NVM storing mode. | | | | Bit[3] selects whether to store protection information when sending a 15h command. | | 3:2 | NVM_RCD_CFG | 1'b0: Store all protection information<br>1'b1: Do not store any protection information | | | | Bit[2] selects whether to store a section or just the protection word when the protection recording function is enabled. | | | | 1'b0: Store section<br>1'b1: Just protection | | 1:0 | RESERVED | Always write to 2'b00. | ### CHECK\_SUM\_FUNC (F8h) The CHECK\_SUM\_USER\_CODE command provides 2 bytes to return the check sum code (CRC code) for the user code. When the MP5990 sends the 15h command to store configuration information to the NVM, this command returns a CRC code for the user code, which are stored to the NVM. When the MP5990 sends 16h command or starts NVM copying after VDD33 starts up, this command returns a CRC code for the user code, which is exported from the NVM. This is read-only register. | Command | | CHECK_SUM_FUNC | | | | | | | | | | | | | | | |----------|----|--------------------------------------------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | | | | | | | | | | | | | Bits | Bit Name | Description | |------|----------------|---------------------------| | 15:0 | CHECK_SUM_FUNC | These bits are read-only. | # **FAULT\_RECORD (FAh)** The FAULT\_RECORD command stores all the current fault bits of system. The related bit is set to 1 if a fault occurs. | Command | | FAULT_RECORD | | | | | | | | | | | | | | | |----------|----|------------------------------------|--|---|--|--|---|--|---|--|--|--|--|--|---|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R R R R R R R | | | | | | | | | | | | | | | | Function | Χ | | | Χ | | | Χ | | Χ | | | | | | • | | | Bits | Bit Name | Description | |------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 14 | NVM_CRC_FAULT | Indicates whether a CRC fault has occurred. While storing the operating memory data to the NVM, the MP5990 calculates a CRC code for each bit and saves the final CRC code to the NVM. When restoring the NVM data to the operating memory, the MP5990 recalculates the CRC code for each bit. The MP5990 checks the CRC results when the restoration process is complete. If the CRC result does not match what is stored in the storing process, the VR shuts down and this bit is set. 1'b0: No NVM CRC fault has been detected | | | | 1'b1: An NVM CRC fault has been detected | | 13 | NVM_SIG_FAULT | While restoring data from the NVM to the memory, the device checks the signature register in address 00h of the NVM first. If the signature register is 0x1234, the restoration process stops immediately and this bit is set. | | | | 1'b0: No NVM signature fault has occurred<br>1'b1: An NVM signature fault has occurred | | 12 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 11 | OTP_CONTROLLER_ | Indicates whether the controller experiences an over-temperature (OT) fault. Once the controller's temperature exceeds its OT threshold, this bit is set. | | 11 | FAULT | 1'b0: No controller OT fault has occurred<br>1'b1: A controller OT fault has occurred | | 10 | MAX_SS_FAULT | Indicates whether the slave experiences a maximum SS fault. If the SS pin is still low when the maximum soft start time ends, this bit is set. | | 10 | WIAX_33_FAULT | 1'b0: No maximum SS fault has occurred<br>1'b1: A maximum SS fault has occurred | | 9 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | 8 | VIN_OV_FAULT | $V_{\text{IN}}$ over-voltage (OV) fault indicator. Once the sensed $V_{\text{IN}}$ exceeds the $V_{\text{IN}}$ OV fault limit, this bit is set. | | | VIIV_6 V_I /\62. | 1'b0: No V <sub>IN</sub> OV fault has occurred<br>1'b1: A V <sub>IN</sub> OV fault has occurred | | 7 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 6 | SLAVE_GOK_FAULT | Indicates whether a slave GOK fault has occurred. If a slave has faults, GOK pulls low and this bit is set. | | | SERVE_GOIL_I ROET | 1'b0: No slave faults have occurred<br>1'b1: A slave fault has occurred | | 5 | IOUT_OC_FAULT | Indicates whether an $I_{\text{OUT}}$ over-current (OC) fault has occurred. If $I_{\text{OUT}}$ OCP occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | |-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | 1'b0: No I <sub>OUT</sub> OC fault has occurred<br>1'b1: An I <sub>OUT</sub> OC fault has occurred | | | | | | 4 | VIN_UVLO_FAULT | Indicates whether a $V_{\text{IN}}$ under-voltage (UV) fault indicator. C4h, bit[7] selects whether to report this fault. If the sensed $V_{\text{IN}}$ falls below the $V_{\text{IN}}$ falling threshold after EN pulls high, this bit is set. | | | | | | | | 1'b0: No V <sub>IN</sub> UV fault has occurred<br>1'b1: A V <sub>IN</sub> UV fault has occurred | | | | | | 3 | OT_SENSED_FAULT | Indicates whether an over-temperature (OT) fault has occurred. If the temperature sensed via VTEMP exceeds the OT fault limit set by OT_FAULT_LIMIT (4Fh), this bit is set. | | | | | | | | 1'b0: No sensed OT fault has occurred<br>1'b1: A sensed OT fault has occurred | | | | | | | FAULT_TYPE | Indicates whether a fault type detected by FAULT_TYPE has occurred. | | | | | | 2:0 | | 3'b00x: No fault has occurred 3'b010: A GOK fault has occurred 3'b011: A FET DS/GS short fault has occurred 3'b100: An over-temperature fault (145°C limit) or OV fault (18.5V limit) has occurred 3'b101: An OC fault based on Vcs has occurred 3'b110: Short-circuit fault | | | | | ## FAULT\_RECORD\_LAST (FBh) The FAULT\_RECORD\_LAST stores the last system fault. The related bit is set to 1 if the fault has occurred, and it can be cleared by sending an 08h command after being stored to the NVM. | Command | FAULT_RECORD_LAST | | | | | | | | | | | | | | | | |----------|-------------------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Format | Unsigned binary | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | Х | | | Χ | | | Х | | Х | | | | | | | | | Bits | Bit Name | Description | |------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | Unused. X indicates writes are ignored and reads are always 0. | | 14 | NVM_CRC_FAULT | Indicates whether a CRC fault has occurred. While storing the operating memory data to the NVM, the MP5990 calculates a CRC code for each bit and saves the final CRC code to the NVM. When restoring the NVM data to the operating memory, the MP5990 recalculates the CRC code for each bit. The MP5990 checks the CRC results when the restoration process is complete. If the CRC result does not match what is stored in the storing process, the VR shuts down and this bit is set. | | | | 1'b0: No NVM CRC fault has been detected<br>1'b1: An NVM CRC fault has been detected | | 13 | NVM_SIG_FAULT | While restoring data from the NVM to the memory, the device checks the signature register in address 00h of the NVM first. If the signature register is 0x1234, the restoration process stops immediately and this bit is set. | | | | 1'b0: No NVM signature fault has occurred<br>1'b1: An NVM signature fault has occurred | | 40 | DECED\/ED | Harrison Visitantes that militar are impact. | | | | | |-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 12 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | | | 11 | OTP_CONTROLLER_ | Indicates whether the controller experiences an over-temperature (OT) fault. Once the controller's temperature exceeds its OT threshold, this bit is set. | | | | | | | FAULT | 1'b0: No controller OT fault has occurred 1'b1: A controller OT fault has occurred | | | | | | 40 | MAX_SS_FAULT | Indicates whether the slave experiences a maximum SS fault. If the SS pin is still low when the maximum soft start time ends, this bit is set. | | | | | | 10 | | 1'b0: No maximum SS fault has occurred 1'b1: A maximum SS fault has occurred | | | | | | 9 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | | | 0 | VIN OV FALLT | $V_{\text{IN}}$ over-voltage (OV) fault indicator. If the sensed $V_{\text{IN}}$ exceeds the $V_{\text{IN}}$ OV fault limit, this bit is set. | | | | | | 8 | VIN_OV_FAULT | 1'b0: No V <sub>IN</sub> OV fault has occurred<br>1'b1: A V <sub>IN</sub> OV fault has occurred | | | | | | 7 | RESERVED | Unused. X indicates that writes are ignored and reads are always 0. | | | | | | 0 | OLANE COK FALILE | Indicates whether a slave GOK fault has occurred. If a slave has faults, GOK pulls low and this bit is set. | | | | | | 6 | SLAVE_GOK_FAULT | 1'b0: No slave faults have occurred 1'b1: A slave fault has occurred | | | | | | 5 | IOUT_OC_FAULT | Indicates whether an IouT over-current (OC) fault has occurred. If IouT OCP occurs, this bit is set and latched. Send a CLEAR_FAULTS (03h) command to reset this bit. | | | | | | | | 1'b0: No I <sub>OUT</sub> OC fault has occurred<br>1'b1: An I <sub>OUT</sub> OC fault has occurred | | | | | | 4 | VIN_UVLO_FAULT | Indicates whether a $V_{\text{IN}}$ under-voltage (UV) fault has occurred. C4h, bit[7] selects whether to report this fault. If the sensed $V_{\text{IN}}$ falls below the $V_{\text{IN}}$ falling threshold after EN pulls high, this bit is set. | | | | | | | | 1'b0: No V <sub>IN</sub> UV fault has occurred<br>1'b1: A V <sub>IN</sub> UV fault has occurred | | | | | | 3 | OT_SENSED_FAULT | Indicates whether an over-temperature (OT) fault has occurred. If the temperature sensed via VTEMP exceeds the OT fault limit set by OT_FAULT_LIMIT (4Fh), this bit is set. | | | | | | | | 1'b0: No sensed OT fault has occurred<br>1'b1: A sensed OT fault has occurred | | | | | | | | FAULT_TYPE has six types: | | | | | | 2:0 | FAULT_TYPE | 3'b00x: No fault 3'b010: GOK fault 3'b011: FET DS/GS short fault 3'b100: Over-temperature fault (145°C limit) or OV fault (18.5V OV limit) 3'b101: V <sub>CS</sub> based on OC fault 3'b110: Short-circuit fault | | | | | ## CLEAR\_MTP\_FAULT (FEh) The CLEAR\_MTP\_FAULT command clears the NVM fault. The NVM fault contains the signature fault and CRC fault. When restoring information from the NVM, there may be an NVM signature fault or a CRC fault. If this command is sent, the device ignores any faults and the system operates normally. ### APPLICATION INFORMATION ### Selecting the Current Limit Resistor (Rcs) The MP5990's normal current limit should exceed the normal maximum load current to allow for tolerances in the current-sense value. The current limit ( $I_{LIMIT}$ ) can be calculated with Equation (9): $$I_{LIMIT} = \frac{V_{OCREF}}{R_{CS}} \times 10^5 \text{ (A)}$$ (9) Where $V_{\text{OCREF}}$ is the current limit reference voltage when the MOSFET works in linear mode, and $R_{\text{CS}}$ is the resistor from CS to ground (in $\Omega$ ). If $R_{CS}$ is set to $3k\Omega$ , and $V_{OCREF}$ is 1.2V, then the optimal current limit is about 40A. When $V_{OCREF}$ is 0.3V, the current limit is about 10A. ## **Setting the Current Monitor (IMON)** The MP5990 provides a MOSFET current-monitoring function. Connect a resistor to ground to set the $I_{OUT}$ gain. In standalone applications with the MP5990, the IMON resistor should exceed the value of the CS resistor. To achieve current balancing during start-up when the MP5990 and MP5991 are used in a multi-phase parallel application, connect IMON and CS (see Figure 24). Figure 24: IMON and CS Connection with MP5990 and Multiple MP5991s in Parallel Application The equivalent average IMON resistor ( $R_{\text{IMON\_AVG}}$ ) can be calculated with $R_{\text{CS}}$ / N, where N is the active parallel number. #### **PCB Layout Guidelines** Efficient PCB layout is critical for optimal IC performance. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 25 and follow the guidelines below: - Place the MP5990 close to the board's input connector to minimize trace inductance. - Place a small capacitor (C<sub>IN</sub>, about 100nF) close to VIN and GND to minimize transients, which may occur on the input supply line. Note that transients of several volts can occur when the load current is shut off. - 3. Place a 1µF capacitor as close to VDD33 as possible. - 4. Keep the high-current path from the board's input to the load, and the return path, close to one other (and in parallel) to minimize loop inductance. - 5. Place an analog signal ground (AGND) plane locally in the MP5990 and connect it to the PCB power ground planes at a single point. - 6. Add vias to improve thermal performance. - 7. Place a minimum of 9 vias on the bottom VIN pad. - 8. Place a minimum of 12 vias close to the MP5990's VIN pads at the IC edge. - Place a minimum of 9 vias close to the MP5990's VOUT pads. Figure 25: Recommended PCB Layout (Placement and Top Layer PCB) VIN TVS Diode: SMDJ13A VOUT Diode: MBRA340T3G for single MP5990, MBRS540T3G for parallel operation # **PACKAGE INFORMATION** # **LGA-45 (5mmx7mm)** **TOP VIEW** SIDE VIEW RECOMMENDED LAND PATTERN ### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-303. - 4) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |----------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MP5990GMA-<br>xxxx-Z | LGA-45<br>(5mmx7mm) | 5000 | N/A | N/A | 13in | 16mm | 8mm | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 1.0 | 5/18/2022 | Initial Release | - | | | 4/19/2024 | Updated Figure 5: Changed SS voltage from "250mV" to "340mV" | 21 | | | | Updated the PMBus/I <sup>2</sup> C Transmission Structure section: Added description of the register and ALT# pin behavior if the PEC is incorrect | 31 | | | | Updated IOUT_CAL_OFFSET (39h) format to two's complement | 38 | | 1.1 | | Updated STATUS_CML (7Eh), bit[5]: Changed "If the PEC byte sent to the controller during" to "If the PEC byte sent to the MP5990 during" | 47 | | | | <ul> <li>Updated READ_VOUT (8Bh) to Linear11 format</li> <li>Updated READ_TEMPERATURE (8Dh) to direct format</li> </ul> | 49 | | | | Updated REV_CONST (9Bh) to unsigned binary format | 51 | | | | Updated READ_VIN_PEAK (A1h) to Linear11 format Updated READ_IQUE_REAK (A6h) to Linear11 format | 52 | | | | Updated READ_IOUT_PEAK (A6h) to Linear11 format | 53 | | | | Updated READ_TEMP_PEAK (AFh) to direct format Added to ON_HICCUP_DLY (C7h), bits[8:0]: "Do not set the hiccup delay time to 0ms, regardless of whether latch-off mode or hiccup mode is selected." | 56 | | | | Updated CFG_EXT (F5h) description from "MP5900" to "MP5990" | 63 | | | | Updated CLEAR_MTP_FAULT (FEh): Changed "The CLEAR_NVM_FAULT command" to "The CLEAR_MTP_FAULT command" | 67 | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.