### Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **General Description** The MAX32675C is a highly integrated, mixed-signal, ultra-low-power microcontroller for industrial applications and is especially suitable for 4-20mA loop-powered sensors and transmitters. It is based on an ultra-low-power Arm® Cortex®- M4 with floating point unit (FPU) and includes 384KB (376KB user) flash and 160KB of SRAM. Error correction coding (ECC), capable of single-error correction, double-error detection (SEC-DED), is implemented over the entire flash, SRAM, and cache to ensure ultra-reliable code execution for demanding applications. An analog front-end (AFE) with an integrated, low-power HART modem enables the bidirectional transfer of digital data over a current loop with industrial sensors for configuration and diagnostics. The AFE also provides two 12-channel delta-sigma ( $\Delta\text{-}\Sigma$ ) ADCs with features and specifications optimized for precision sensor measurement. Each $\Delta\text{-}\Sigma$ ADC can digitize external analog signals as well as system temperature. A PGA with gains of 1x to 128x precedes each ADC. ADC outputs can be optionally converted on the fly from integer to single-precision floating-point format. A 12-bit DAC is also included. The device also provides robust security features, including an AES engine and persistent key storage. #### **Applications** - 4-20mA Industrial Sensors and Transmitters - Industrial Pressure, Temperature, Flow, and Level Sensors/Transmitters - Medical Pressure, Temperature, and Flow Sensors #### **Benefits and Features** - Low-Power, High-Performance for Industrial Applications - 12MHz Arm Cortex-M4 with FPU - 384KB (376KB User) Flash Memory - 160KB SRAM (128KB with ECC Enabled) - · Optionally Retained in Low-Power Modes - ACTIVE Current (I<sub>DD ACTS</sub>) ≤ 2.1mA at T<sub>A</sub> = +85°C - Ideal for 4-20mA Current Sense Loops - Startup Current Typical (IDD STRT) of 1.02mA - 375µA Full Memory Retention Current in BACKUP (IDD FBKUS) - Smart Integration Reduces BOM, Cost, and PCB Size - Integrated HART Modem - Two Δ-Σ ADCs - · 12 Channels, Assignable to Either ADC - Flexible Resolution and Sample Rates - 24-Bits at up to 0.4ksps - 12-Bit DAC - Internal Reference - · Digital Peripherals - Up to Two SPI - Up to Three I<sup>2</sup>C - Up to Three 4-Wire UART - Up to One 4-Wire Low-Power UART (LPUART) - 8-Channel Standard DMA Controller - · Up to 36 GPIOs - Timers - · Four 32-Bit Timers - Two 32-Bit Low-Power Timers (LPTMR) - · Two Windowed Watchdog Timers - · Robust Security and Reliability - UART ROM Bootloader - AES 128/192/256 Hardware Acceleration Engine - · Persistent Key Storage - · 32-Bit CRC Acceleration Engine - Wide, -40°C to +105°C Operating Temperature Range #### **Simplified Block Diagram** ## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **TABLE OF CONTENTS** | General Description | 1 | |-------------------------------------------------------------------------------------|----| | Applications | | | Benefits and Features | 1 | | Simplified Block Diagram | | | Absolute Maximum Ratings | | | Package Information | 7 | | 72L LGA | | | Electrical Characteristics | 8 | | Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA | 13 | | Electrical Characteristics—HART Modem | 22 | | Electrical Characteristics—12-Bit DAC | 22 | | Electrical Characteristics—Internal Voltage Reference | 23 | | Electrical Characteristics—SPI | 24 | | Electrical Characteristics—I <sup>2</sup> C | 25 | | Pin Configuration | 29 | | 72L LGA | 29 | | Pin Description | 29 | | Detailed Description | | | Arm Cortex-M4 Processor with FPU Engine | | | Memory | | | Internal Flash Memory | | | Internal SRAM | | | Clocking Scheme | | | General-Purpose I/O and Special Function Pins | | | Standard DMA Controller | 40 | | Power Management | 40 | | Power Management Unit (PMU) | 40 | | ACTIVE | 40 | | SLEEP | 40 | | DEEPSLEEP | 40 | | BACKUP | 41 | | STORAGE | 41 | | Windowed Watchdog Timer (WDT) | 41 | | 32-Bit Timer/Counter/PWM (TMR, LPTMR) | 42 | | Serial Peripherals | 42 | | I <sup>2</sup> C Interface (I2C) | 42 | | Serial Peripheral Interface (SPI) | 43 | | UART (UART, LPUART) | 43 | | 16-/24-Bit $\Delta$ -Σ Analog-to-Digital Converter with Programmable Gain Amplifier | 44 | ## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors ## TABLE OF CONTENTS (CONTINUED) | 12-Bit Digital-to-Analog Converter (DAC). 45 HART Modem. 45 Security 45 ROM Bootloader 45 Secure Boot. 45 AES. 45 Cyclic Redundancy Check (CRC) Module 46 Serial Wire Debug (SWD) and Development Interface 46 Applications Information 47 Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 Revision History 49 | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------| | Security 45 ROM Bootloader 45 Secure Boot 45 AES 45 Cyclic Redundancy Check (CRC) Module 46 Serial Wire Debug (SWD) and Development Interface 46 Applications Information 47 Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 | 12-Bit Digital-to-Analog Converter (DAC) | . 45 | | ROM Bootloader 45 Secure Boot 45 AES 45 Cyclic Redundancy Check (CRC) Module 46 Serial Wire Debug (SWD) and Development Interface 46 Applications Information 47 Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 | HART Modem | . 45 | | Secure Boot. 45 AES. 45 Cyclic Redundancy Check (CRC) Module 46 Serial Wire Debug (SWD) and Development Interface 46 Applications Information 47 Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 | Security | . 45 | | AES 45 Cyclic Redundancy Check (CRC) Module 46 Serial Wire Debug (SWD) and Development Interface 46 Applications Information 47 Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 | ROM Bootloader | . 45 | | Cyclic Redundancy Check (CRC) Module 46 Serial Wire Debug (SWD) and Development Interface 46 Applications Information 47 Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 | Secure Boot | . 45 | | Serial Wire Debug (SWD) and Development Interface 46 Applications Information 47 Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 | AES | . 45 | | Applications Information | Cyclic Redundancy Check (CRC) Module | . 46 | | Bypass Capacitor Recommendations 47 ROM Bootloader Activation 47 Ordering Information 48 | Serial Wire Debug (SWD) and Development Interface | . 46 | | ROM Bootloader Activation | Applications Information | . 47 | | Ordering Information | Bypass Capacitor Recommendations | . 47 | | | ROM Bootloader Activation | . 47 | | Revision History | Ordering Information | . 48 | | | Revision History | . 49 | ## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### LIST OF FIGURES | Figure 1. Example 72L LGA Top Marking | . 7 | |----------------------------------------------|-----| | Figure 2. SPI Controller Mode Timing Diagram | 27 | | Figure 3. SPI Target Mode Timing Diagram | 27 | | Figure 4. I <sup>2</sup> C Timing Diagram | 28 | | Figure 5. Clocking Scheme Diagram | 39 | ## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### LIST OF TABLES | Table 1. BACKUP RAM Retention | | |--------------------------------------|----| | Table 2. Watchdog Timer Instances | 42 | | Table 3. Timer Configuration Options | 42 | | Table 4. SPI Configuration Options | 43 | | Table 5. UART Clock Options | 44 | | Table 6. Common CRC Polynomials | 46 | | Table 7. ROM Bootloader Interface | 47 | #### **Absolute Maximum Ratings** | • | | |------------------------------------------|-----------------------------------------------| | HFXIN | 0.3V to 0.95V | | AIN[0-11] <sup>1</sup> | 0.3V to V <sub>DDA</sub> + 0.3V | | V <sub>DDIO</sub> , V <sub>DDA</sub> | | | RSTN, GPIO, ADC0 RDY, ADC1 RDY | | | FSK_OUT, FSK_IN, HART_REF | 0.3V to 1.98V | | CAPIN, CAP1P, CAP0N, CAP0P, DAC | 12 OUT <sup>1</sup> -0.3V to V <sub>DDA</sub> | | | + 0.3V | | REF1P, REF1N, REF0P, REF0N <sup>1</sup> | 0.3V to V <sub>DDA</sub> + 0.3V | | Total Current, All GPIO Combined (sink) | | | Total Current, All GPIO Combined (source | | | | ••, | | V <sub>SS</sub> , V <sub>SSA</sub> | .100mA | |-------------------------------------------------|--------| | Output Current (sink) by Any GPIO Pin | 25mA | | Output Current (source) by Any GPIO Pin | 25mA | | Continuous Package Power Dissipation 72L LGA (m | | | board) $T_A = 70^{\circ}C$ ) (derate 29.77mW/°C | above | | +70°C)2381 | i.66mW | | Operating Temperature Range40°C to | +105°C | | Storage Temperature Range65°C to | +125°C | | Soldering Temperature (reflow) | +260°C | | | | Note 1: No device pin can exceed 3.63V. **Note 2:** All voltages with respect to $V_{SS}$ , unless otherwise noted. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Package Information** #### 72L LGA | Package Code | L7288M+1 | |----------------------------------------|-----------| | Outline Number | 21-100599 | | Land Pattern Number | 90-100210 | | Thermal Resistance, Four-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 33.59°C/W | | Junction to Case (θ <sub>JC</sub> ) | 12.37°C/W | For the latest package outline information and land patterns (footprints), go to <u>analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="mailto:analog.com/en/resources/">analog.com/en/resources/</a> technical-articles/thermal-characterization-of-ic-packages.html. Figure 1. Example 72L LGA Top Marking #### **Electrical Characteristics** (Limits are 100% tested at $T_A$ = +25°C, unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------|-----|------|-------| | POWER | | • | | | | | | | Supply Voltage, Digital | V <sub>DDIO</sub> | The V <sub>DDIO</sub> device pi<br>to the V <sub>DDA</sub> device p | n must be connected bin. | 2.7 | 3.0 | 3.63 | V | | Supply Voltage, Analog | V <sub>DDA</sub> | The V <sub>DDIO</sub> device pi<br>to the V <sub>DDA</sub> device p | n must be connected bin. | 2.7 | 3.0 | 3.63 | V | | Power-Fail Reset<br>Voltage | V <sub>RST</sub> | Monitors V <sub>DDIO</sub> | | 1.55 | | 2.4 | V | | Power-On-Reset (POR)<br>Voltage | V <sub>POR</sub> | Monitors V <sub>DDIO</sub> | | 1.4 | | V | | | | Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. | CPU in ACTIVE mode at 2MHz with cache enabled. | | 1.4 | | | | | Total V <sub>DDIO</sub> and V <sub>DDA</sub><br>Current ACTIVE Mode | I <sub>DD_</sub> acts | T <sub>A</sub> = +85°C (Note 3) V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V OVR[00] (Note 4). ERFO enabled and clocked externally at 16MHz, does not include oscillator current. IPO and IBRO disabled. ECC disabled. HART modem active in receive mode. All external pins biased. | CPU in ACTIVE mode at 4MHz with cache enabled. | | 1.5 | 2.1 | mA | #### **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C, unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS MIN TYP MAX | | UNITS | | |--------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----------------| | | I <sub>DD_DACTS</sub> | Dynamic current. CPU in ACTIVE mode executing Coremark. OVR = [00] (Note 4). Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V. ECC disabled. AFE disabled. HART unbiased. Inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> . Outputs source/sink 0mA. | 53 | | μ <b>Α</b> /ΜΗz | | V <sub>DDIO</sub> and V <sub>DDA</sub><br>Current ACTIVE Mode | | Dynamic current. CPU in ACTIVE mode executing while(1). OVR = [00] (Note 4). Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V. ECC disabled. AFE disabled. HART unbiased. Inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> . Outputs source/sink 0mA. | 40 | | | | | IDD_FACTS | Fixed current. CPU in ACTIVE mode, 0MHz execution. OVR = [00] (Note 4). Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V. ECC disabled. AFE disabled. HART unbiased. Inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> . Outputs source/sink 0mA. | 875 | | μА | | Total V <sub>DDIO</sub> and V <sub>DDA</sub><br>Current SLEEP Mode | I <sub>DD_SLPS</sub> | Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. CPU in SLEEP mode. V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V OVR[00] ( <i>Note 4</i> ). ERFO enabled and clocked externally at 16MHz, does not include oscillator current. IPO and IBRO disabled. ECC disabled. AFE disabled. HART modem biased. All external pins biased. | 840 | | μА | #### **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C, unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|------|-----|-------| | Total V <sub>DDIO</sub> and V <sub>DDA</sub><br>Fixed Current,<br>DEEPSLEEP Mode | I <sub>DD_FDSLS</sub> | Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. CPU in DEEPSLEEP mode. V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V. OVR[00] ( <i>Note 4</i> ). ERFO enabled and clocked externally at 16MHz, does not include oscillator current. IPO and IBRO disabled. AFE disabled. HART modem biased. All external pins biased. | | | 425 | | μА | | | | Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. | OKB SRAM<br>retained (retention<br>regulator enabled).<br>HART modem<br>unbiased. | | 300 | | | | Total V <sub>DDIO</sub> and V <sub>DDA</sub><br>Fixed Current BACKUP<br>Mode | I <sub>DD_FBKUS</sub> | CPU in BACKUP mode. V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V INRO enabled, all other clocks | OKB SRAM<br>retained (retention<br>regulator enabled).<br>HART modem<br>biased. | | 375 | | μА | | | disabled. AFE held in reset. All pins biased. All pins biased. 160KB SRAM retained (retention regulator enabled). HART modem biased. | 375 | | | | | | | Total V <sub>DDIO</sub> and V <sub>DDA</sub><br>Fixed Current<br>STORAGE Mode | I <sub>DD_</sub> FSTOS | Total current into V <sub>DDIO</sub> and V <sub>DDA</sub> pins. CPU in STORAGE mode. V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0V INRO enabled, all other clocks disabled. AFE held in reset. All pins biased. HART modem biased. | | | 375 | | μА | | Total V <sub>DDIO</sub> and V <sub>DDA</sub><br>Reset Current | I <sub>DD_RST</sub> | Total current into $V_D$<br>$V_{DDIO} = V_{DDA} = 3.0$<br>IBRO enabled.<br>All pins biased.<br>HART modem biase<br>Device in reset (external properties) | V<br>d. | | 590 | | μA | | Total V <sub>DDIO</sub> and V <sub>DDA</sub><br>Startup Current | I <sub>DD_STRT</sub> | Total current into V <sub>D</sub><br>V <sub>DDIO</sub> = V <sub>DDA</sub> = 3.0<br>IBRO enabled.<br>All pins biased.<br>HART modem biase<br>After release of exte<br>while(1) code execu | | 1020 | | μА | | | SLEEP Mode Resume<br>Time | t <sub>SLP_ONS</sub> | f <sub>SYS_OSC</sub> = IBRO, ti<br>exit to execution of a | me from power mode application code. | | 21.2 | | μs | #### **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C, unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------|------|----------------------------|-------| | | | f <sub>SYS_OSC</sub> = IBRO, | fast_wk_en = 1 | | 206 | | | | DEEPSLEEP Mode<br>Resume Time | t <sub>DSL_ONS</sub> | time from power mode exit to execution of application code. | fast_wk_en = 0 | | 351 | | μs | | BACKUP Mode Resume<br>Time | t <sub>BKU_ONS</sub> | f <sub>SYS_OSC</sub> = IBRO, ti<br>exit to execution of a<br>includes system initial<br>execution time. | | | 16.3 | | ms | | STORAGE Mode<br>Resume Time | tsto_ons | f <sub>SYS_OSC</sub> = IBRO, ti<br>exit to execution of a<br>includes system initial<br>execution time. | | | 16.7 | | ms | | GENERAL-PURPOSE I/O | ) | | | | | | | | Input Low Voltage for All GPIO, RSTN | V <sub>IL_GPIO</sub> | Pin configured as GI | 210 | | | 0.3 ×<br>V <sub>DDIO</sub> | V | | Input High Voltage for All GPIO, RSTN | V <sub>IH_GPIO</sub> | Pin configured as GI | 210 | 0.7 ×<br>V <sub>DDIO</sub> | | | V | | Output Low Voltage for ADC0_RDY | Vol_adcordy | P0.26 must be set<br>to output mode<br>disabled<br>(GPIO0_OUTEN[2<br>6] = 0) | V <sub>DDIO</sub> = V <sub>DDA</sub> = 2.7V, I <sub>OL</sub> = 1mA | | | 0.1 ×<br>V <sub>DDA</sub> | V | | Output Low Voltage for ADC1_RDY | Vol_ADC1RDY | P0.21 must be set<br>to output mode<br>disabled<br>(GPIO0_OUTEN[2<br>1] = 0) | V <sub>DDIO</sub> = V <sub>DDA</sub> = 2.7V, I <sub>OL</sub> = 1mA | | | 0.1 ×<br>V <sub>DDA</sub> | V | | Output High Voltage for ADC0_RDY | VOH_ADC0RD<br>Y | P0.26 must be set<br>to output mode<br>disabled<br>(GPIO0_OUTEN[2<br>6] = 0) | V <sub>DDIO</sub> = V <sub>DDA</sub> = 2.7V, I <sub>OH</sub> = 1mA | 0.9 ×<br>V <sub>DDA</sub> | | | V | | Output High Voltage for ADC1_RDY | V <sub>OH_ADC1RD</sub> | P0.21 must be set<br>to output mode<br>disabled<br>(GPIO0_OUTEN[2<br>1] = 0) | V <sub>DDIO</sub> = V <sub>DDA</sub> = 2.7V, I <sub>OH</sub> = 1mA | 0.9 ×<br>V <sub>DDA</sub> | | | V | | Output Low Voltage for | | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = | 1mA, DS[1:0] = 00 | | 0.2 | 0.4 | | | All GPIO Except P0.6, | V <sub>OL_GPIO</sub> | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = | | | 0.2 | 0.4 | V | | P0.7, P0.12, P0.13,<br>P0.18, and P0.19 | VOL_GPIO | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = | | | 0.2 | 0.4 | | | 1 0.10, and 1 0.19 | | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = | | | 0.2 | 0.4 | | | Output Low Voltage for GPIO P0.6, P0.7, P0.12, | Vol. 100 | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = | $V_{DDIO} = 2.7V, I_{OL} = 2mA, DS = 0$ 0.2 0.4 | | 0.4 | V | | | P0.13, P0.18, P0.19 | V <sub>OL_I2C</sub> | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = | 10mA, DS = 1 | | 0.2 | 0.4 | | #### **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C, unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |----------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|------|-------|--| | | | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -1mA, DS[1:0] = 00 | V <sub>DDIO</sub> -<br>0.4 | | | | | | Output High Voltage for All GPIO Except P0.6, | V | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -2mA, DS[1:0] = 10 | V <sub>DDIO</sub> -<br>0.4 | | | | | | P0.7, P0.12, P0.13,<br>P0.18, and P0.19 | Vон_дрю | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -4mA, DS[1:0] = 01 | V <sub>DDIO</sub> -<br>0.4 | | | V | | | | | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -6mA, DS[1:0] = 11 | V <sub>DDIO</sub> -<br>0.4 | | | | | | Output High Voltage for | V | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -2mA, DS = 0 | V <sub>DDIO</sub> -<br>0.4 | | | .,, | | | GPIO P0.6, P0.7, P0.12,<br>P0.13, P0.18, and P0.19 | V <sub>OH_I2C</sub> | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -10mA, DS = 1 | V <sub>DDIO</sub> -<br>0.4 | | | V | | | Combined I <sub>OL</sub> , All GPIO | I <sub>OL_TOTAL</sub> | | | | 100 | mA | | | Combined I <sub>OH</sub> , All GPIO | I <sub>OH_TOTAL</sub> | | -100 | | | mA | | | Input Hysteresis (Schmitt) | V <sub>IHYS</sub> | | | 300 | | mV | | | Input/Output Pin<br>Capacitance for All Pins | C <sub>IO</sub> | | | 4 | | pF | | | Input Leakage Current<br>Low | I <sub>IL</sub> | $T_A = +85^{\circ}C$<br>$V_{IN} = 0V$ , internal pull-up disabled | -500 | | +500 | nA | | | Input Leakage Current<br>High | Іін | T <sub>A</sub> = +85°C<br>V <sub>IN</sub> = 3.63V, internal pull-down disabled | -500 | | +500 | nA | | | Input Pull-up Resistor to | D | Pull up to V <sub>DDIO</sub> = V <sub>RST</sub> , RSTN at V <sub>IH</sub> | | 18.7 | | kΩ | | | RSTN | R <sub>PU_VDD</sub> | Pull up to $V_{DDIO}$ = 3.63V, RSTN at $V_{IH}$ | | 10.0 | | K\$2 | | | Input Pull-up Resistor | D | Device pin configured as GPIO, pull up to $V_{DDIO} = V_{RST}$ , device pin at $V_{IH}$ | | 18.7 | | kΩ | | | for All GPIO | R <sub>PU</sub> | Device pin configured as GPIO, pull up to $V_{DDIO}$ = 3.63V, device pin at $V_{IH}$ | | 10.0 | | K22 | | | Input Pull-down Resistor | 0 | Device pin configured as GPIO, pull down to V <sub>SS</sub> , V <sub>DDIO</sub> = V <sub>RST</sub> , device pin at V <sub>IL</sub> | | 17.6 | | 1.0 | | | for All GPIO | R <sub>PD</sub> | Device pin configured as GPIO, pull down to $V_{SS}$ , $V_{DDIO}$ = 3.63V, device pin at $V_{IL}$ | | 8.8 | | kΩ | | | RSTN Assertion Time | t <sub>RSTN</sub> | Device in ACTIVE mode, RSTN device pin assertion duration to entry into device reset state. | | 6 x<br>tsys_cl<br>K | | μs | | | CLOCKS | | | | | | | | | System Clock<br>Frequency | fsys_clk | | | | 12 | MHz | | | System Clock Period | tsys_clk | | | 1/f <sub>SYS_C</sub><br>LK | | μs | | ### **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C, unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-----|---------| | External RF Oscillator<br>(ERFO) | fERFO | The oscillator supports a crystal of 16MHz. Required crystal characteristics: $f_{XTAL} = 16$ MHz, $C_{L\_XTAL} = 12$ pF, ESR $\leq 50\Omega$ , $C_0 \leq 7$ pF, crystal power dissipation $\geq 100\mu$ W. Refer to the device user guide for calculating the load capacitors. The accuracy is determined by the crystal and PCB layout. | 16 1 | | 16 | MHz | | Internal Baud Rate<br>Oscillator (IBRO) | f <sub>IBRO</sub> | | | 7.3728 | | MHz | | Internal Nanoring<br>Oscillator (INRO) | f <sub>INRO</sub> | V <sub>DDIO</sub> = 3.0V | | 115 | | kHz | | External System Clock Input Frequency | fEXT_CLK1 | EXT_CLK1 selected as system oscillator (P0.12 AF4) | | | 8 | MHz | | External Clock Input<br>Frequency for Low-<br>Power Peripherals | fEXT_CLK2 | EXT_CLK2 enabled (P0.12 AF2) | | | 1 | MHz | | FLASH MEMORY | | | | | | • | | Flash Erase Time | t <sub>M_ERASE</sub> | Mass erase | | 20 | | ms | | Tiasii Liase Tille | tp_ERASE | Page erase | | 20 | | 1115 | | Flash Programming<br>Time per Word | t <sub>PROG</sub> | 32-bit programming mode,<br>f <sub>FLC_CLK</sub> = 1MHz | | 16 | | μs | | Flash Endurance | | | 10 | | | kcycles | | Data Retention | t <sub>RET</sub> | T <sub>A</sub> = +125°C | 10 | | | years | | Current Consumption During Flash Programming | I <sub>PROG</sub> | Current required for flash write/erase, VDDIO | | 6.5 | | mA | #### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |--------------------------|--------|------------------|----------------------------|-----------------------------|----------------------------|-------|--|--|--| | ANALOG INPUTS | | | | | | | | | | | Full-Scale Input Voltage | FS | | | ±V <sub>REF</sub> /<br>gain | | | | | | | Absolute Input Voltage | | Buffers disabled | V <sub>SSA</sub> -<br>30mV | | V <sub>DDA</sub> +<br>30mV | V | | | | | Input Voltago Pango | | Unipolar | 0 | | $V_{REF}$ | V | | | | | Input Voltage Range | | Bipolar | -V <sub>REF</sub> | | $V_{REF}$ | V | | | | #### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|-----------------|------------------------------|---------------------------------------------------------------|----------|---------------------------------------------------------------|------------| | | | AIN buffers/PGA disabled | V <sub>SSA</sub> | | $V_{DDA}$ | | | | | Buffers enabled | V <sub>SSA</sub> + 0.1 | | V <sub>DDA</sub> -<br>0.1 | | | Common-Mode Voltage<br>Range | V <sub>CM</sub> | PGA gain = 1 to 16 | V <sub>SSA</sub> +<br>0.1 +<br>(V <sub>IN</sub> )(gai<br>n)/2 | | V <sub>DDA</sub> -<br>0.1 -<br>(V <sub>IN</sub> )(gai<br>n)/2 | V | | | | PGA gain = 32 to 128 | V <sub>SSA</sub> +<br>0.2 +<br>(V <sub>IN</sub> )(gai<br>n)/2 | | V <sub>DDA</sub> -<br>0.2 -<br>(V <sub>IN</sub> )(gai<br>n)/2 | | | | | Buffer disabled | | ±1 | | μA/V | | Differential Input Current | | Buffer enabled | | 0 to 50 | | | | | | PGA enabled | | ±1 | | nA | | | | Buffer disabled | | ±1 | | μA/V | | Absolute Input Current | | Buffer enabled | | 20 to 80 | | <b>π</b> Λ | | | | PGA enabled, -40°C to +105°C | | ±2 | | nA | | Input Capacitance | | Bypass mode | | 10 | | pF | | SYSTEM PERFORMANC | E | • | • | | | | | Resolution | | | | 24 | | bits | #### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------|--------|-------| | | | 50Hz/60Hz FIR filter, single-cycle conversions | | 1, 2, 4,<br>8, 16 | | | | | | 50Hz FIR filter, single-cycle conversions | | 1.3, 2.5,<br>5, 10,<br>20, 35.6 | | | | Data Rate | | 60Hz FIR filter, single-cycle conversions | | 1.3, 2.5,<br>5, 10,<br>20, 36.5 | | | | | | SINC4 filter, single-cycle conversions | | 1, 2.5, 5,<br>10, 15,<br>30, 60,<br>120,<br>240, 480 | | | | | | SINC4 filter, continuous conversions | | 4, 10,<br>20, 40,<br>60, 120,<br>240,<br>480,<br>960,<br>1920 | | sps | | | | SINC4 filter, duty cycle conversions | | 0.25,<br>0.0625,<br>1.25,<br>2.5,<br>3.75,<br>7.7, 15,<br>30, 60,<br>120 | | | | Data Rate Tolerance | | Determined by internal clock accuracy | -6 | | 6 | % | | Integral Nonlinearity | | Differential input, reference buffer enabled, PGA = 1, tested at 16sps, measured at +25°C, V <sub>DDA</sub> = 3.0V | -12 | +2 | +12 | | | (Note 7) | INL | Differential input, PGA = 2 - 16 | | 6 | | ppmFS | | | | Differential input, PGA = 32 - 64 | | 11 | | | | | | Differential input, PGA = 128 | | 15 | | | | Offset Error | | Referred to modulator input. After self and system calibration; V <sub>REFP</sub> - V <sub>REFN</sub> = 2.5V, tested at 16sps, V <sub>DDA</sub> = 3.0V | -25 | ±0.5 | +25 | μV | | Offset Error Drift | | | | 50 | | nV/°C | | PGA Gain Settings | | | | 1, 2, 4,<br>8, 16,<br>32, 64,<br>128 | | | | Digital Gain Settings | | | | 2, 4 | | | | PGA Gain Error ( <i>Note 6</i> ) | | No calibration | | ±0.3 | | % | | I OA Gain Entit (Note 0) | | Gain = 1, after calibration | -0.012 | · | +0.012 | /0 | #### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|--------|-----------------------------------------------------------------------|---------------------------|------|---------------------------|-------------------| | PGA Gain Drift | | | | 32 | | ppmFS/<br>°C | | Input Noise | Vn | FIR50Hz/60Hz, 16.8sps, PGA = 128 | | 208 | | nV <sub>RMS</sub> | | Noise-Free Resolution | NFR | FIR50Hz/60Hz, 16.8sps, PGA = 1 | | 17.3 | | bits | | | | 50Hz/60Hz FIR filter, 50Hz ±1%, 16sps conversion, GBD | | 88 | | | | | | 50Hz/60Hz FIR filter, 60Hz ±1%, 16sps single-cycle conversion, GBD | | 88 | | | | Normal-Mode Rejection | NIME | 50Hz FIR filter, 50Hz ±1%, 35.6sps single-cycle conversion, GBD | | 49 | | 40 | | (Internal Clock) | NMR | 60Hz FIR filter, 60Hz ±1%, 35.6sps single-cycle conversion, GBD | | 55.6 | | dB | | | | SINC4 filter, 50Hz ±1%, 10sps single-cycle conversion, GBD | | 88 | | | | | | SINC4 filter 60Hz ±1%, 10sps single-<br>cycle conversion, GBD | | | | | | | | 50Hz/60Hz FIR filter, 50Hz or 60Hz ±1%, 16sps single-cycle conversion | | 91 | | | | | NMR | 50Hz FIR filter, 50Hz ±1%, 35.6sps single-cycle conversion | 49.4 | | | dB | | Normal-Mode Rejection (External Clock) | | 60Hz FIR filter, 60Hz ±1%, 35.6sps single-cycle conversion | 55.6 | | | | | | | SINC4 filter, 50Hz ±1%, 10sps single-cycle conversion | 92.4 | | | | | | | SINC4 filter, 60Hz ±1%, 10sps single-cycle conversion | | 92.6 | | | | Common-Mode | CMR | DC rejection, any PGA gain | | 100 | | ٩D | | Rejection | CMR60 | 50Hz/60Hz rejection, PGA enabled | | 104 | | dB | | Power Supply Rejection | PSRRA | | | 94 | | dB | | REFERENCE INPUTS | | | | | | | | Reference Voltage | | Reference buffer(s) disabled | V <sub>SSA</sub> -<br>30m | | V <sub>DDA</sub> +<br>30m | V | | Range | | Reference buffer(s) enabled | V <sub>SSA</sub> + 0.1 | | V <sub>DDA</sub> -<br>0.1 | V | | Reference Voltage Input | | V <sub>REF</sub> = V <sub>REFP</sub> - V <sub>REFN</sub> | 0.75 | 2.5 | $V_{DDA}$ | V | | Poforonco Input Current | | Reference buffer disabled | | 2.1 | | μA/V | | Reference Input Current | | Reference buffer enabled | -200 | 61 | +200 | nA | | Reference Input<br>Capacitance | | Reference buffers disabled | | 15 | | pF | ### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|----------------|------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------|---------------------------|--------| | MATCHED CURRENT SO | URCES | | • | | | | | Matched Current Source<br>Outputs | | | | 10, 50,<br>75, 100,<br>125,<br>150,<br>175,<br>200,<br>225,<br>250,<br>300,<br>400,<br>600,<br>800,<br>1200,<br>1600 | | μА | | Current Source Output | | IDAC ≤ 250μA | 0 | | V <sub>DDA</sub> - 0.7 | V | | Voltage Compliance | | IDAC = 1.6mA | 0 | | V <sub>DDA</sub> -<br>1.2 | | | Tolerance | | T <sub>A</sub> = +25°C | -10 | ±1 | +10 | % | | Current Matching | | Between IDACs | | ±0.5 | | % | | Temperature Drift<br>Matching | | Between IDACs | | 10 | | ppm/C | | Current Source Output<br>Noise | I <sub>N</sub> | Output current = 250µA; SINC4 filter, 60sps continuous; noise is referred to input | | 0.47 | | pA rms | | V <sub>BIAS</sub> OUTPUTS | | | | | | • | | V <sub>BIAS</sub> Voltage | | | | V <sub>DDA</sub> /2 | | V | | V <sub>BIAS</sub> Voltage Output<br>Impedance | | | | 125k<br>(active),<br>20k<br>(passive)<br>, 125k<br>(passive) | | Ω | | SYSTEM TIMING | | | | | | | | Power-On Wake-Up<br>Time | | From V <sub>DDA</sub> > V <sub>POR</sub> | | 240 | | μs | | | | C <sub>FILTER</sub> = 0 | | 0.25 | | | | PGA Power-Up Time | | C <sub>FILTER</sub> = 20nF | | 2 | | ms | | | | C <sub>FILTER</sub> = 100nF | | 10 | | | | | | After changing gain settings to gain = 1, CFILTER = 0 | | 0.25 | | | | PGA Settling Time | | After changing gain settings to gain = 1, C <sub>FILTER</sub> = 100nF | | 10 | | ms | | | | After changing gain settings to gain = 128, C <sub>FILTER</sub> = 0 | | 2 | | | #### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN TYP MAX | | UNITS | | |----------------------------------------------------------|--------|-----------------------------------------------------------------------------------|-------------|------|-------|----| | Input Multiplexer Power-<br>up Time | | Settled to 21 bits with 10pF load | | 2 | | μs | | Input Multiplexer<br>Channel-to-Channel<br>Settling Time | | Settled to 21 bits with 2kΩ external source resistor | 2 | | | μs | | | | Active generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF | | 10 | | | | V <sub>BIAS</sub> Power-Up Time | | 125K passive generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF | | 575 | | ms | | | | 20K passive generator; settled within 1% of final value; C <sub>LOAD</sub> = 1μF | | 90 | | | | | | Active generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF | | 10 | | | | V <sub>BIAS</sub> Settling Time | | 125K passive generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF | 605<br>100 | | ms | | | | | 20K passive generator; settled within 1% of final value; $C_{LOAD}$ = 1 $\mu F$ | | | | | | Matched Current Source<br>Startup Time | | | | 110 | | μs | | Matched Current Source<br>Settling Time | | | | 12.5 | | μs | ### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |--------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|----------| | POWER SPECIFICATION | NS | | | | | <b>,</b> | | | | | Standby mode,<br>V <sub>DDA</sub> = V <sub>REF</sub> =<br>V <sub>IN</sub> = 3.0V | 70 | | | | V <sub>DDA</sub> Current | | | Bypass mode,<br>IDAC, V <sub>BIAS</sub><br>sources off, V <sub>DDA</sub><br>= V <sub>REF</sub> = V <sub>IN</sub> =<br>3.0V, SINC4 filter,<br>continuous<br>conversions at<br>60sps | 160 | | | | | ADC0 only | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 60sps | 185 | | | | | | | | PGA enabled,<br>IDAC, V <sub>BIAS</sub><br>sources off, V <sub>DDA</sub><br>= V <sub>REF</sub> = V <sub>IN</sub> =<br>3.0V, SINC4 filter,<br>continuous<br>conversions at<br>60sps | 275 | | μА | | | ADC1. ADC0 must<br>be in Standby<br>mode | Bypass mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 60sps | 160 | | | | | | | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 60sps | 185 | | | | ## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors ### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | | | PGA enabled, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 60sps | | 275 | | | #### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |-----------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-------| | | | | Bypass mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 15sps | 75 | | | | | ADC0 only | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 15sps | 95 | | | | | V <sub>DDA</sub> Duty Cycle Power | V <sub>DDA</sub> Duty Cycle Power<br>Mode | | PGA enabled,<br>IDAC, V <sub>BIAS</sub><br>sources off, V <sub>DDA</sub><br>= V <sub>REF</sub> = V <sub>IN</sub> =<br>3.0V, SINC4 filter,<br>continuous<br>conversions at<br>15sps | 190 | | | | Mode | | | Bypass mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 15sps | 75 | | - µА | | | | ADC1. ADC0 must<br>be enabled in<br>Standby mode | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 15sps | 95 | | | | | | PGA enabled, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.0V, SINC4 filter, continuous conversions at 15sps | 190 | | | | | LDO | | | | | | | | V <sub>DD18</sub> Output<br>Capacitance | | | | 100 | | nF | #### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued) $(V_{DDIO} = V_{DDA} = +3.0V, REFP - REFN = V_{DDA}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. } T_A = +25^{\circ}\text{C} \text{ for typical specifications, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|--------|-------------------------------------------|------|-----|------|-------| | V <sub>DD18</sub> Output Voltage | | V <sub>DD18</sub> configured as an output | 1.71 | 1.8 | 1.98 | V | #### **Electrical Characteristics—HART Modem** $(V_{DDIO} = V_{DDA} = 3.0V; T_A = +25$ °C for typical specifications, unless otherwise noted. <u>Note 5</u>) | PARAMETER | SYMBOL | CONE | DITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|-----------------------------------------|-------------------------------------------------------------|-------------|----------|--------------|-----|------------| | VOLTAGE REFERENCE | | | | | | | | | Internal Voltage<br>Reference | HART_REF | HART modem enab | | 1.23 | | V | | | FSK INPUT | | | | <u>'</u> | | | | | Input Voltage Range at FSK_IN | | | 0 | | HART_R<br>EF | V | | | FSK OUTPUT | • | | | | | | | | Output Voltage Range at FSK_OUT | | AC-coupled max 25 | 0Ω load | 400 | 500 | 600 | $mV_{P-P}$ | | | | Accuracy is | For a mark | -1% | 1200 | +1% | | | Frequency of FSK_OUT | equency of FSK_OUT guarantee on the ext | guaranteed based on the external crystal or clock provided. | For a space | -1% | 2200 | +1% | Hz | #### **Electrical Characteristics—12-Bit DAC** $(V_{DDIO} = V_{DDA} = 3.0V, R_L = 10k\Omega$ and $C_L = 100pF, V_{REF} = 1.5V, T_A = +25^{\circ}C$ for typical specifications, unless otherwise noted. <u>Note</u> 5) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------|------------------|--------------------------------------------------------------------------|--------------------------------------|------|---------------------------|--------|--| | Resolution | DAC <sub>R</sub> | | 12 | | | bits | | | Differential Nonlinearity | DNL | Power mode = 2 or 3, noise filter enabled, GBD | | ±1 | | LSB | | | Integral Nonlinearity | INL | Power mode = 2 or 3, noise filter enabled, GBD | | ±1 | | LSB | | | Offset Error | E <sub>O</sub> | Measure at V <sub>DDA</sub> = 3.3V | | 4 | | mV | | | Output Voltage Range | V <sub>O</sub> | DAC12_OUT device pin; min code to max code, GBD | V <sub>SSA</sub> +<br>E <sub>O</sub> | | V <sub>DDA</sub> -<br>0.5 | V | | | | | Power mode = 3 | | 6.1 | | | | | Output Impadance | | Power mode = 2 | 8.9 | | | kΩ | | | Output Impedance | | Power mode = 1 | | 16.3 | | K22 | | | | | Power mode = 0 | | 97.7 | | ] | | | Voltage Output Settling | | Noise filter enabled, code 400h to C00h, rising or falling, to ±0.5 LSB | | 4 | | ms | | | Time | <sup>t</sup> SFS | Noise filter disabled, code 400h to C00h, rising or falling, to ±0.5 LSB | 0.03 | | 1115 | | | | Clitch Energy | | Power mode = 0, 1, or 2 | | 12 | | V v no | | | Glitch Energy | | Power mode = 3, code 000h to A50h | | 12 | | V x ns | | #### **Electrical Characteristics—12-Bit DAC (continued)** $(V_{DDIO} = V_{DDA} = 3.0V, R_L = 10k\Omega \text{ and } C_L = 100pF, V_{REF} = 1.5V, T_A = +25^{\circ}C \text{ for typical specifications, unless otherwise noted. } Note 5)$ | PARAMETER | SYMBOL | CONE | DITIONS | MIN | TYP | MAX | UNITS | |----------------|--------------------|------------------------------------|----------------|-----|-----|-----|----------------------------| | | | | Power mode = 3 | | 680 | | | | | | Static, | Power mode = 2 | | 570 | | | | | | V <sub>REF</sub> = 2.5V | Power mode = 1 | | 458 | | 1 | | | | | Power mode = 0 | | 347 | | | | | | | Power mode = 3 | | 601 | | | | Active Current | | Static, | Power mode = 2 | | 509 | | | | | I <sub>DAC12</sub> | V <sub>REF</sub> = 2.0V | Power mode = 1 | | 418 | | -<br>-<br>-<br>-<br>-<br>- | | | | | Power mode = 0 | | 327 | | | | Active Current | | Static,<br>V <sub>REF</sub> = 1.5V | Power mode = 3 | | 497 | | | | | | | Power mode = 2 | | 431 | | | | | | | Power mode = 1 | | 364 | | | | | | | Power mode = 0 | | 297 | | | | | | | Power mode = 3 | | 407 | | | | | | Static, | Power mode = 2 | | 361 | | | | | | V <sub>REF</sub> = 1.0V | Power mode = 1 | | 304 | | | | | | | Power mode = 0 | | 284 | | | | Power-on Time | | Excluding reference | | | 10 | | μs | #### **Electrical Characteristics—Internal Voltage Reference** (Internal reference mode, $4.7\mu\text{F}$ at INT\_REF; $V_{REF} = 1.5V$ . $T_A = +25^{\circ}\text{C}$ for typical specifications, unless otherwise noted. <u>Note 5</u>) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|----------------------|---------------------------------|----------------------------|-----|-------------------------------|-----|--------| | | | | INT_REF 1.024V | | 1.024 | | | | Output Voltage at | V <sub>INT_REF</sub> | T - 125°C | INT_REF 1.50V | | 1.500 | | | | INT_REF | | T <sub>A</sub> = +25°C | INT_REF 2.048V | | 2.048 | | ] | | | | | INT_REF 2.50V | | 2.500 | | 1 | | Internal Reference<br>Temperature Coefficient | T <sub>CREF</sub> | | | | ±50 | | ppm/°C | | Turn-On Time | t <sub>ON</sub> | | | | 0.1 +<br>(INT_VR<br>EF x 1.8) | 10 | ms | | Leakage Current with INT_REF Output Disabled | I <sub>INT_REF</sub> | | | | 15 | | nA | | INT_REF Line<br>Regulation | | | | | ±50 | | μV/V | | INT_REF Load<br>Regulation | INT_Load | I <sub>SOURCE</sub> = 0 to 500µ | uA, T <sub>A</sub> = +25°C | | 10 | | μV/μΑ | | Reference Supply<br>Current | | Buffer enabled | | | 270 | | μА | #### **Electrical Characteristics—SPI** $(V_{DDIO} = V_{DDA} = +3.0V, T_A = +25^{\circ}C$ for typical specifications, unless otherwise noted. <u>Note 5</u>) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|-------------------------------------|------------|---------------------|---------------------|----------------------------|-------| | CONTROLLER MODE | | | | | | | | SPI Controller Operating Frequency | f <sub>MCK</sub> | | | | fsys_cl<br>K <sup>/4</sup> | MHz | | SPI Controller SCK<br>Period | t <sub>MCK</sub> | | | 1/f <sub>MCK</sub> | | ns | | SCK Output Pulse-<br>Width High/Low | t <sub>MCH</sub> , t <sub>MCL</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Sample Edge | t <sub>MOH</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Valid to<br>Sample Edge | t <sub>MOV</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Low Idle | t <sub>MLH</sub> | | | t <sub>MCK</sub> /2 | | ns | | MISO Input Valid to<br>SCK Sample Edge<br>Setup | t <sub>MIS</sub> | | | 5 | | ns | | MISO Input to SCK<br>Sample Edge Hold | t <sub>MIH</sub> | | | t <sub>MCK</sub> /2 | | ns | | TARGET MODE | | | | | | | | SPI Target Operating<br>Frequency | f <sub>SCK</sub> | | | | fsys_cl<br>K <sup>/4</sup> | MHz | | SPI Target SCK Period | tsck | | | 1/f <sub>SCK</sub> | | ns | | SCK Input Pulse-Width<br>High/Low | t <sub>SCH</sub> , t <sub>SCL</sub> | | | t <sub>SCK</sub> /2 | | | | SSx Active to First Shift Edge | tsse | | | 10 | | ns | | MOSI Input to SCK<br>Sample Edge Rise/Fall<br>Setup | t <sub>SIS</sub> | | | 5 | | ns | | MOSI Input from SCK<br>Sample Edge Transition<br>Hold | t <sub>SIH</sub> | | | 1 | | ns | | MISO Output Valid After<br>SCLK Shift Edge<br>Transition | t <sub>SOV</sub> | | | 5 | | ns | | SCK Inactive to SSx<br>Inactive | t <sub>SSD</sub> | | | 10 | | ns | | SSx Inactive Time | tssн | | | 1/f <sub>SCK</sub> | | μs | | MISO Hold Time After<br>SSx Deassertion | <sup>t</sup> SLH | | | 10 | | ns | ### Electrical Characteristics—I<sup>2</sup>C $(V_{DDIO} = V_{DDA} = +3.0V, T_A = +25^{\circ}C$ for typical specifications, unless otherwise noted. <u>Note 5</u>) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|------------------------------------------------------------------|----------|-----|-----|-------| | STANDARD-MODE | | | <u> </u> | | | | | Output Fall Time | t <sub>OF</sub> | Standard mode, from V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 100 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 4.7 | | | μs | | High Time SCL Clock | tHIGH | | 4.0 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | t <sub>SU;STA</sub> | | 4.7 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 4.0 | | | μs | | Data Setup Time | tsu;dat | | | 300 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 800 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 200 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 4.0 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 4.7 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 3.45 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 3.45 | | | μs | | FAST-MODE | | | | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 400 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 1.3 | | | μs | | High Time SCL Clock | <sup>t</sup> HIGH | | 0.6 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | <sup>t</sup> SU;STA | | 0.6 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.6 | | | μs | | Data Setup Time | t <sub>SU;DAT</sub> | | | 125 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 30 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | ## Electrical Characteristics—I<sup>2</sup>C (continued) $(V_{DDIO} = V_{DDA} = +3.0V, T_A = +25$ °C for typical specifications, unless otherwise noted. <u>Note 5</u>) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|---------------------------------------------------|------|-----|------|-------| | Setup Time for a Stop<br>Condition | tsu;sto | | 0.6 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 1.3 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 0.9 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 0.9 | | | μs | | FAST-MODE PLUS | | | · | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 80 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 1000 | kHz | | Low Period SCL Clock | $t_{LOW}$ | | 0.5 | | | μs | | High Time SCL Clock | tHIGH | | 0.26 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | t <sub>SU;STA</sub> | | 0.26 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.26 | | | μs | | Data Setup Time | t <sub>SU;DAT</sub> | | | 50 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 50 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 0.26 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 0.5 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 0.45 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 0.45 | | | μs | - **Note 3:** Tested and guaranteed at $T_A = +85$ °C. - Note 4: OVR[00] sets the internal regulator output voltage (V<sub>CORE</sub>) to 0.85V. Do not modify this field from the default value. - Note 5: Limits are 100% production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design and characterization. - Note 6: Gain error does not include zero-scale errors. It is calculated as (full-scale error offset error). - Note 7: ppmFS is parts per million of full scale. Figure 2. SPI Controller Mode Timing Diagram Figure 3. SPI Target Mode Timing Diagram Figure 4. I<sup>2</sup>C Timing Diagram ### **Pin Configuration** #### **72L LGA** ### **Pin Description** | | | FUNCTION MODE | DE | | | | | |------|--------------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | POWE | R (See <u>Bypa</u> | ss Capacitor | | | | | | | 7 | V <sub>CORE</sub> | _ | _ | _ | _ | _ | Bypass with 100nF and 1μF ( $\geq$ 0.95V 10mΩ to 150mΩ ESR) to V <sub>SS</sub> . | | 10 | V <sub>DD18</sub> | _ | _ | _ | _ | _ | Bypass with 100nF to V <sub>SS</sub> . Do not connect this device pin to any other external circuitry. | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **72L LGA** | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | |-------|-------------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EP1 | V <sub>DDIO</sub> | Н | _ | - | _ | _ | Power Supply Input. Exposed Pad. Connect this pad to the $V_{DDA}$ exposed pad at the PCB level. Bypass this exposed pad with 100nF to $V_{SSA}$ and $1\mu F$ ( $10m\Omega$ to $150m\Omega$ ESR) to $V_{SS}$ . Refer to Application Note 3273: Exposed Pads: A Brief Introduction for additional information. | | EP3 | $V_{ m DDA}$ | I | _ | _ | _ | _ | Analog Supply Voltage Input. Exposed Pad. This pad must always be connected to the V <sub>DDIO</sub> exposed pad. Bypass this exposed pad to V <sub>SSA</sub> with 1.0µF and 0.01µF capacitors to V <sub>SSA</sub> . Refer to Application Note 3273: Exposed Pads: A Brief Introduction for additional information. | | 67 | V <sub>REG1</sub> | _ | _ | _ | _ | _ | Bypass with 4.7nF to V <sub>SS</sub> . Do not connect this device pin to any other external circuitry. | | EP4 | V <sub>SS</sub> | 1 | _ | _ | _ | _ | Digital Ground. Exposed Pad. Refer to <i>Application Note 3273: Exposed Pads: A Brief Introduction</i> for additional information. | | EP2 | V <sub>SSA</sub> | _ | _ | _ | _ | _ | Analog Ground. Exposed Pad. This pad must be connected to V <sub>SS</sub> . Refer to <u>Application Note 3273:</u> <u>Exposed Pads: A Brief Introduction</u> for additional information. | | RESET | AND CONT | ROL | | | | | | | 2 | RSTN | _ | _ | _ | _ | _ | External System Reset Input (Active-Low). The device remains in reset while this pin is low. When the pin transitions high, the device performs a system reset and begins execution. This pin has an internal pull-up to the V <sub>DDIO</sub> supply. | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **72L LGA** | | | | Fl | | | | | |-------|--------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | CLOC | K | | | 1 | • | | | | 68 | HFXIN | | _ | _ | _ | _ | 16MHz Crystal Oscillator Input. Connect a crystal between HFXIN and HFXOUT. See $f_{ERFO}$ in the <i>Electrical Characteristics</i> table for the crystal requirements. Refer to the device user guide for calculating the load capacitors. Optionally, this pin can be configured as the input for an external CMOS-level clock source. Alternately, if this pin is unused, connect it to $V_{SS}$ through a $10kΩ$ resistor. | | 1 | HFXOUT | - | _ | _ | _ | _ | 16MHz Crystal Oscillator Output. Connect the crystal between HFXIN and HFXOUT. If a crystal is not used or if HFXIN is unused, do not connect. | | HART | MODEM | | | | | , | | | 15 | FSK_IN | _ | _ | _ | _ | _ | FSK In, Analog Input. Input for the FSK-modulated HART receive signal from the 4–20mA current loop interface circuit. | | 16 | FSK_OU<br>T | _ | _ | _ | _ | _ | FSK Out, Analog Output. Output of<br>the modulator. Provides a phase-<br>continuous, FSK-modulated output<br>signal (1200Hz and 2200Hz output<br>frequencies) to the 4–20mA current<br>loop interface circuit. | | 14 | HART_R<br>EF | | _ | _ | _ | _ | HART Reference, Analog Output. The internal voltage reference is provided as an output when the HART modem is biased. Bypass with a 0.1µF capacitor to V <sub>SS</sub> . External filter and biasing required. | | 24-16 | BIT DELTA S | SIGMA ADC W | ITH PGA | ı | ı | | | | 34 | REF0P | _ | _ | _ | _ | _ | Positive Differential Reference 0 Input. REF0P must be more positive than REF0N. | | 33 | REF0N | _ | _ | _ | _ | _ | Negative Differential Reference 0 Input. REF0P must be more positive than REF0N. | | 19 | REF1P | _ | _ | _ | _ | _ | Positive Differential Reference 1<br>Input. REF1P must be more positive<br>than REF1N. | | 20 | REF1N | _ | _ | _ | _ | _ | Negative Differential Reference 1 Input. REF1P must be more positive than REF1N. | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **72L LGA** | | | | Fl | JNCTION MOD | DE | | | |-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 17 | CAP0P | _ | _ | _ | _ | _ | ADC0 PGA Positive Output. Connect a 1nF capacitor between CAP0P and CAP0N. | | 18 | CAP0N | _ | _ | _ | _ | _ | ADC0 PGA Negative Output. Connect a 1nF capacitor between CAP0P and CAP0N. | | 36 | CAP1P | _ | _ | _ | _ | _ | ADC1 PGA Positive Output. Connect a 1nF capacitor between CAP1P and CAP1N. | | 35 | CAP1N | _ | _ | _ | _ | _ | ADC1 PGA Negative Output.<br>Connect a 1nF capacitor between<br>CAP1P and CAP1N. | | 21 | AIN0 | _ | _ | _ | _ | _ | Channel 0 Analog Input/Positive Differential Reference Input. When used as an analog input, may serve as either the positive or negative differential input. May also serve as a current source output. When used as a reference input paired with AIN1, AIN0 must be more positive than AIN1. | | 22 | AIN1 | _ | _ | _ | _ | _ | Channel 1 Analog Input/Negative Differential Reference Input. When used as an analog input, may serve as either the positive or negative differential input. May also serve as a current source output. When used as a reference input paired with AINO, AINO must be more positive than AIN1. | | 23 | AIN2 | _ | _ | _ | _ | _ | Channel 2 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 24 | AIN3 | _ | _ | _ | _ | _ | Channel 3 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 25 | AIN4 | _ | _ | _ | _ | _ | Channel 4 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **72L LGA** | | | | Fl | JNCTION MOD | DE | | | |--------|---------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 26 | AIN5 | _ | _ | _ | _ | _ | Channel 5 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 27 | AIN6 | _ | _ | _ | _ | _ | Channel 6 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 28 | AIN7 | _ | _ | _ | _ | _ | Channel 7 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 29 | AIN8 | _ | _ | _ | _ | _ | Channel 8 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 30 | AIN9 | _ | _ | _ | _ | _ | Channel 9 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 31 | AIN10 | _ | _ | _ | _ | _ | Channel 10 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 32 | AIN11 | _ | _ | _ | _ | _ | Channel 11 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as a current source output. | | 12-BIT | | | 1 | | 1 | | | | 38 | DAC12_<br>OUT | _ | _ | _ | _ | _ | 12-Bit DAC Analog Voltage Output | | INTER | NAL REFER | ENCE | l. | | 1 | 1 | | | 37 | INT_REF | _ | _ | _ | _ | _ | Internal Reference Output. Bypass with a 4.7µF capacitor to V <sub>SSA</sub> . | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **72L LGA** | | | | Fl | JNCTION MOI | DE | | | |--------|-----------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | GPIO A | AND ALTER | NATE FUNCT | ION | | | | | | 9 | P0.0 | SWDIO | _ | _ | TMR0C_IA | _ | Single-Wire Debug I/0; TMR0 Port<br>Map C Input 32 Bits or Lower 16 Bits | | 11 | P0.1 | SWDCLK | _ | _ | TMR0C_OA | _ | Single-Wire Debug Clock; TMR0 Port<br>Map C Output 32 Bits or Lower 16<br>Bits | | 12 | P0.6 | P0.6 | I2C0A_SCL | LPTMR0B_I<br>A | TMR3C_IA | _ | I2C0 Port Map A Serial Clock;<br>LPTMR0 Port Map B Input 32 Bits or<br>Lower 16 Bits; TMR3 Port Map C<br>Input 32 Bits or Lower 16 Bits | | 13 | P0.7 | P0.7 | I2C0A_SDA | LPTMR0B_<br>OA | TMR3C_OA | _ | I2C0 Port Map A Serial Data;<br>LPTMR0 Port Map B Output 32 Bits<br>or Lower 16 Bits; TMR3 Port Map C<br>Output 32 Bits or Lower 16 Bits | | 55 | P0.8 | P0.8 | UART0A_R<br>X | _ | TMR0C_IA | _ | UART0 Port Map A Receive; TMR00<br>Port Map C Input 32 Bits or Lower 16<br>Bits | | 56 | P0.9 | P0.9 | UART0A_T<br>X | _ | TMR0C_OA | _ | UART0 Port Map A Receive; TMR0<br>Port Map C Output 32 Bits or Lower<br>16 Bits | | 58 | P0.12 | P0.12 | I2C1A_SCL | EXT_CLK2 | TMR2C_IA | EXT_CLK1 | I2C1 Port Map A Serial Clock; Low-<br>Power External Clock Input; TMR2<br>Port Map C Input 32 Bits or Lower 16<br>Bits; External Clock Input | | 59 | P0.13 | P0.13 | I2C1A_SDA | _ | TMR2C_OA | SPI1D_SS0 | I2C1 Port Map A Serial Data; TMR2<br>Port Map C Output 32 Bits or Lower<br>16 Bits; SPI1 Port Map D Target<br>Select 0 | | 45 | P0.14 | P0.14 | SPI1A_MIS<br>O | UART2B_R<br>X | TMR3C_IA | HART_OUT | SPI1 Port Map A Controller In Target Out; UART2 Port Map B Receive; Timer 3 Port Map C Input 32 Bits or Lower 16 Bits; HART Digital Data Out. Note: HART_OUT is not an alternate function, refer to the device user guide for configuration details. Note: This pin is internally connected between P0.14 and HART_OUT. | | 44 | P0.15 | P0.15 | SPI1A_MO<br>SI | UART2B_T<br>X | TMR3C_OA | HART_IN | SPI1 Port Map A Controller Out<br>Target In; UART2 Port Map B<br>Transmit; TMR3 Port Map B Output<br>32 Bits or Lower 16 Bits; HART<br>Digital Data In;<br>Note: HART_IN is not an alternate<br>function, refer to the device user<br>guide for configuration details.<br>Note: This pin is internally connected<br>between P0.15 and HART_IN. | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **72L LGA** | PIN | NAME | | Fl | | | | | |-----|-------|--------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 43 | P0.16 | P0.16 | SPI1A_SCK | UART2B_C<br>TS | TMR0C_IA | HART_OC<br>D | SPI1 Port Map A Serial Clock; UART2 Port Map B Clear to Send; TMR0 Port Map C Input 32 Bits or Lower 16 Bits; HART Carrier Detect Output; Note: HART_OCD is not an alternate function, refer to the device user guide for configuration details. Note: This pin is internally connected between P0.16 and HART_OCD. | | 63 | P0.17 | P0.17 | SPI1A_SS0 | UART2B_R<br>TS | TMR0C_OA | _ | SPI1 Port Map A Target Select 0;<br>UART2 Port Map B Request to Send;<br>TMR0 Port Map C Output 32 Bits or<br>Lower 16 Bits | | 64 | P0.18 | P0.18 | I2C2A_SCL | _ | TMR1C_IA | _ | I2C2 Port Map A Serial Clock; TMR1<br>Port Map C Input 32 Bits or Lower 16<br>Bits | | 65 | P0.19 | P0.19 | I2C2A_SDA | _ | TMR1C_OA | _ | I2C2 Port Map A Serial Data; TMR1<br>Port Map C Output 32 Bits or Lower<br>16 Bits | | 8 | P0.21 | P0.21<br>(Bootloader<br>Activation<br>Pin) | CM4_TX | _ | TMR2C_OA | ADC1_RDY | CM4 Transmit Event Output; TMR2 Port Map C Output 32 Bits or Lower 16 Bits; ADC Ready 1 Note: ADC1_RDY is not an alternate function, refer to the device user guide for configuration details. Note: This pin is internally connected between P0.21 and ADC1_RDY. | | 39 | P0.23 | P0.23 | LPTMR1A_<br>OA | _ | TMR3C_OA | _ | LPTMR1 Port Map A Output 32 Bits or Lower 16 Bits; TMR3 Port Map C Output 32 Bits or Lower 16 Bits | | 40 | P0.24 | P0.24 | LPUART0A<br>_CTS | UARTOB_R<br>X | TMR0C_IA | _ | LPUART0 Port Map A Clear to Send;<br>UART0 Port Map B Receive; TMR0<br>Port Map C Input 32 Bits or Lower 16<br>Bits | | 41 | P0.25 | P0.25 | LPUART0A<br>_RTS | UART0B_T<br>X | TMR0C_OA | _ | LPUART0 Port Map A Request to<br>Send; UART0 Port Map B Transmit;<br>TMR0 Port Map B Output 32 Bits or<br>Lower 16 Bits | | 42 | P0.26 | P0.26 | LPUART0A<br>_RX | UART0B_C<br>TS | TMR1C_IA | ADC0_RDY | LPUART0 Port Map A Receive;<br>UART0 Port Map B Clear to Send;<br>TMR1 Port Map C Input 32 Bits or<br>Lower 16 Bits; ADC 0 Ready<br><b>Note:</b> ADC0_RDY is not an alternate<br>function, refer to the device user<br>guide for configuration details.<br><b>Note:</b> This pin is internally connected<br>between P0.26 and ADC0_RDY. | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors #### **72L LGA** | PIN | NAME | | Fl | | | | | |-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 51 | P0.27 | P0.27 | LPUART0A<br>_TX | UARTOB_R<br>TS | TMR1C_OA | _ | LPUART0 Port Map A Transmit;<br>UART0 Port Map B Request to Send;<br>TMR1 Port Map C Output 32 Bits or<br>Lower 16 Bits | | 52 | P0.28 | P0.28 | UART1A_R<br>X | _ | TMR2C_IA | _ | UART1 Port Map A Receive; TMR2<br>Port Map C Input 32 Bits or Lower 16<br>Bits | | 53 | P0.29 | P0.29 | UART1A_T<br>X | _ | TMR2C_OA | _ | UART1 Port Map A Transmit; TMR2<br>Port Map C Output 32 Bits or Lower<br>16 Bits | | 54 | P0.30 | P0.30 | UART1A_C<br>TS | _ | TMR3C_IA | _ | UART1 Port Map A Clear to Send;<br>TMR3 Port Map C Input 32 Bits or<br>Lower 16 Bits | | 66 | P0.31 | P0.31 | UART1A_R<br>TS | _ | TMR3C_OA | - | UART1 Port Map A Request to Send;<br>TMR3 Port Map C Output 32 Bits or<br>Lower 16 Bits | | 48 | P1.1 | P1.1 | SPI2A_MIS<br>O | UART1B_R<br>X | _ | _ | SPI2 Port Map A Controller In Target<br>Out; UART1 Port Map B Receive | | 47 | P1.2 | P1.2 | SPI2A_MO<br>SI | UART1B_T<br>X | _ | HART_CLK<br>_OUT | SPI2 Port Map A Controller Out<br>Target In; UART1 Port Map A<br>Transmit; HART Clock Output | | 50 | P1.3 | P1.3 | SPI2A_SCK | UART1B_C<br>TS | _ | _ | SPI2 Port Map A Serial Clock;<br>UART1 Port Map B Clear to Send | | 49 | P1.4 | P1.4 | SPI2A_SS0 | UART1B_R<br>TS | _ | | SPI2 Port Map A Target Select 0.<br>UART1 Port Map B Request to Send | | 60 | P1.5 | P1.5 | _ | _ | _ | _ | | | 61 | P1.6 | P1.6 | _ | _ | _ | _ | | | 62 | P1.7 | P1.7 | _ | _ | _ | _ | | | 46 | P1.8 | P1.8 | UART2A_R<br>X | UART2B_R<br>TS | _ | HART_RTS | UART2 Port Map A Receive; UART2 Port Map B Request to Send; HART Request to Send; Note: HART_RTS is not an alternate function, refer to the device user guide for configuration details. Note: UART2 Port Map A cannot be used if the HART modem is in use. HART is internally connected to UART2 Port Map B, Note: Internally connected between P1.8 and HART_RTS. | | 6 | P1.9 | P1.9 | UART2A_T<br>X | _ | _ | _ | UART2 Port Map A Transmit Note: UART2 Port Map A cannot be used if the HART modem is in use. HART is internally connected to UART2 Port Map B. | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors ## **72L LGA** | | | | Fl | | | | | |-------|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 5 | P1.10 | P1.10 | UART2A_C<br>TS | _ | _ | _ | UART 2 Port Map A Clear to Send <b>Note:</b> UART2 Port Map A cannot be used if the HART modem is in use. HART is internally connected to UART2 Port Map B. | | 4 | P1.11 | P1.11 | UART2A_R<br>TS | _ | _ | _ | UART2 Port Map A Request to Send <b>Note:</b> UART2 Port Map A cannot be used if the HART modem is in use. HART is internally connected to UART2 Port Map B. | | 3 | P1.12 | P1.12 | _ | _ | _ | _ | | | NO CO | NNECT | | | | | | | | 57 | DNC | DNC | _ | _ | _ | _ | Do Not Connect. Internally connected. Do not make any electrical connection to this pin, including power supply grounds. | ## **Detailed Description** The MAX32675C is a highly integrated, mixed-signal, ultra-low-power microcontroller for industrial applications and is especially suitable for 4-20mA loop-powered sensors and transmitters. It is based on an ultra-low-power Arm Cortex-M4 with FPU and includes 376KB of user flash and 160KB of SRAM. ECC, capable of SEC-DED, is implemented over the entire flash, SRAM, and cache to ensure ultra-reliable code execution for demanding applications. An AFE with an integrated, low-power HART modem enables the bidirectional transfer of digital data over a current loop to/from industrial sensors for configuration and diagnostics. The AFE also provides two 12-channel $\Delta$ - $\Sigma$ ADCs with features and specifications that are optimized for precision sensor measurement. Each $\Delta$ - $\Sigma$ ADC can digitize external analog signals as well as system temperature and supplies. A PGA with gains of 1x to 128x precedes each ADC. ADC outputs can be optionally converted on the fly from integer to single-precision floating-point format. A 12-bit DAC is also included. The device also provides robust security features including an AES engine and persistent key storage. ### Arm Cortex-M4 Processor with FPU Engine The Arm Cortex-M4 processor with FPU combines high-efficiency signal processing functionality with low power, low cost, and ease of use. The Arm Cortex-M4 processor with FPU supports single instruction multiple data (SIMD) path DSP extensions, providing: - Four parallel 8-bit add/sub - Floating point single precision - Two parallel 16-bit add/sub - Two parallel MACs - 32- or 64-bit accumulate - · Signed or unsigned data with or without saturation ### Memory #### **Internal Flash Memory** The device provides 384KB of flash memory for nonvolatile program and data storage. 376KB is available for application usage; the last page (8KB) is reserved for system use and must not be modified. #### **Internal SRAM** The internal 160KB SRAM provides low-power retention of application information in all power modes except STORAGE. For enhanced system reliability, the SRAM can be configured as 128KB with ECC single error correction, double error detection (SEC-DED). The SRAM can be divided into granular banks that create a flexible SRAM retention architecture. This data retention feature is optional and configurable. This granularity allows the application to minimize its power consumption by only retaining the most essential data. ### **Clocking Scheme** Multiple system clock sources are available to maximize performance and minimize power consumption. - 7.3728MHz internal baud-rate oscillator (IBRO) - 12MHz internal primary oscillator (IPO) - 115kHz internal nanoring oscillator (INRO) - 16MHz external oscillator (ERFO) (external crystal required)\* - External square-wave clock (EXT\_CLK1) up to 8MHz The AFE is configured by the internal SPI0. The ADCs can be clocked by the ERFO divided by 4 or by 8 or by the $\Delta$ - $\Sigma$ clock generation. For HART operation, the AFE must be clocked at 4MHz (ERFO divided by 4). The AOD\_CLK or the INRO can clock the LPUART0 and LPTMR0/LPTMR1 in the AOD. Additionally, EXT\_CLK2 can clock the LPUART0 and LPTMR0/LPTMR1. The default oscillator selected after POR is the IBRO, enabling lower power start-up current. \*Note: If the ERFO is selected as the system oscillator (SYS OSC), it must be divided by 2 or greater to use as the system clock (SYS\_CLK). Figure 5. Clocking Scheme Diagram ## **General-Purpose I/O and Special Function Pins** Most general-purpose I/O (GPIO) pins share both a software-controlled I/O function and one or more special function signals associated with peripheral modules. Pins can be individually enabled for GPIO or peripheral special function use. Configuring a pin as a special function usually supersedes its use as a software-controlled I/O. Though this multiplexing between peripheral and GPIO functions is usually static, it can also be done dynamically. The electrical characteristics of a GPIO pin are identical whether the pin is configured as an I/O or special function, except where explicitly noted in the *Electrical Characteristics* tables. # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors In GPIO mode, each pin of a port has an interrupt function that can be independently enabled and configured as a levelor edge-sensitive interrupt. All GPIOs share the same interrupt vector. When configured as GPIOs, the following features are provided. These features can be independently enabled or disabled on a per-pin basis. - Configurable as input, output, bidirectional, or high-impedance - · Optional internal pull-up resistor or internal pull-down resistor when configured as input - Exit from low-power modes on rising or falling edge - Selectable drive-strength modes The MAX32675C provides up to 36 GPIOs. ### **Standard DMA Controller** The standard direct memory access (DMA) controller provides a means to offload the CPU for memory/peripheral data transfer, leading to a more power-efficient system. It allows automatic one-way data transfer between two entities. These entities can be either memories or peripherals. The transfers are done without using CPU resources. The following features are supported: - 8-channel - · Peripheral to data memory - · Data memory to peripheral - Data memory to data memory - Event support All DMA transactions consist of an AHB burst read into the DMA FIFO followed immediately by an AHB burst write from the FIFO. ### **Power Management** ### **Power Management Unit (PMU)** The PMU provides the optimal mix of high-performance and low-power consumption. It exercises intelligent, precise control of power distribution to the CPU and peripheral circuitry. The PMU provides the following features: - User-configurable system clock - Automatic enabling and disabling of the oscillator based on power mode - Multiple clock domains - Fast wakeup of powered-down peripherals when activity detected #### **ACTIVE** In this mode, the CPU is executing application code and all digital and analog peripherals are available on demand. Dynamic clocking disables local clocks in peripherals not in use. This mode corresponds to the Arm Cortex-M4 processor with FPU Active mode. The power mode of the AFE is software-controlled. #### **SLEEP** This mode allows for lower power consumption operation than ACTIVE. The CPU is asleep, peripherals are on, and the standard DMA block is available. The GPIO or any active peripheral can be configured to interrupt and cause transition to ACTIVE. This mode corresponds to the Arm Cortex-M4 processor with FPU sleep mode. The power mode of the AFE is software-controlled. #### **DEEPSLEEP** In this mode, the CPU and critical peripheral configuration settings and all volatile memory are preserved. The device status is a follows: - CPU is powered down. The system state and all SRAM is retained. - The GPIO pins retain their state. # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors - The transition from DEEPSLEEP to ACTIVE is faster than the transition from BACKUP because system initialization is not required. - All oscillators except INRO are all disabled to provide additional power savings over SLEEP. - LPUART0 and LPTMR0/LPTMR1 can be active and are optional wake-up sources This mode corresponds to the Arm Cortex-M4 with FPU DeepSleep mode. The power mode of the AFE is software-controlled. #### **BACKUP** This mode places the CPU in a static, low-power state. BACKUP supports the same wake-up sources as the DEEPSLEEP. The device status is as follows: - CPU is powered down - SRAM retention as per Table 1. Each of the RAM blocks can be retained - LPUART0 and LPTMR0/LPTMR1 can be active and are optional wake-up sources The AFE should be held in reset (GCR RST1.afe = 1). ### Table 1. BACKUP RAM Retention | RAM BLOCK | RAM SIZE WITHOUT ECC (KB) | RAM SIZE WITH ECC (KB) | RETAINED RAM<br>(KB) | |-----------|---------------------------|------------------------|----------------------| | sysram0 | 20 | 16 | 0 | | sysram1 | 20 | 16 | 20 | | sysram2 | 40 | 32 | 40 | | sysram3 | 80 | 64 | 80 | **Note:** The ROM bootloader erases *sysram0* during a system reset, watchdog timer reset, an external reset, and an exit from BACKUP. The ROM bootloader uses this RAM to perform system checks. ### **STORAGE** The device status is as follows: - The CPU is powered off. - All peripherals are powered off. - Wake-up from GPIO interrupt. - No SRAM retention. The AFE should be held in reset (GCR RST1.afe = 1). ### Windowed Watchdog Timer (WDT) Microcontrollers are often used in harsh environments where electrical noise and electromagnetic interference (EMI) are abundant. Without proper safeguards, these hazards can disturb device operation and corrupt program execution. One of the most effective countermeasures is the watchdog timer, which detects runaway code or system unresponsiveness. The WDT is a 32-bit, free-running counter with a configurable prescaler. When enabled, the WDT must be periodically reset by the application software using a special timed sequence. Failure to reset the WDT within the user-configurable timeout period indicates that the application software is not operating correctly and results in a WDT timeout. A WDT timeout can trigger an interrupt, system reset, or both. Either response forces the instruction pointer to a known good location before resuming instruction execution. The windowed timeout period feature provides more detailed monitoring of system operation, requiring the WDT to be reset within a specific window of time. The instances of the peripheral and the clock source options are shown in <u>Table 2</u>. The MAX32675C provides two instances of the watchdog timer. **Table 2. Watchdog Timer Instances** | INSTANCE | WINDOW<br>SUPPORT | OPERATING<br>MODES | CLK0 | CLK1 | CLK2 | CLK3 | CLK4 | CLK5 | CLK6 | CLK7 | |----------|-------------------|--------------------|------|------|------|------|------|----------|------|------| | WDT0 | YES | ACTIVE<br>SLEEP | PCLK | IPO | IBRO | INRO | | EXT_CLK1 | ERFO | _ | | WDT1 | YES | ACTIVE<br>SLEEP | PCLK | IPO | IBRO | INRO | _ | EXT_CLK1 | ERFO | _ | ## 32-Bit Timer/Counter/PWM (TMR, LPTMR) General-purpose, 32-bit timers provide timing, capture/compare, or generate pulse-width modulated (PWM) signals with minimal software interaction. The timers provide the following features: - 32-bit up/down auto-reload - Programmable prescaler - PWM output generation - Capture, compare, and capture/compare capability - External pin multiplexed with GPIO for timer input, output, clock gating, or capture - TMR0-TMR3 can be configured as 2 × 16-bit general-purpose timers - Timer interrupt The MAX32675C provides timer instances as shown in Table 3. I/O functionality is supported for all of the timers. # **Table 3. Timer Configuration Options** | INGTANGE | SINGLE | DUAL | ODERATING MODES | CLOCK OPTIONS | | | | | | |----------|--------|--------|---------------------|---------------|----------|------|-------|--|--| | INSTANCE | 32-BIT | 16-BIT | OPERATING MODES | CLK0 | CLK1 | CLK2 | CLK3 | | | | TMR0 | | | | | | | | | | | TMR1 | Yes | Yes | ACTIVE | PCLK | EVT CLV1 | IBRO | ERFO | | | | TMR2 | 168 | res | SLEEP | PCLK | EXT_CLK1 | IBRO | EKFU | | | | TMR3 | | | | | | | | | | | LPTMR0 | Yes | s No | ACTIVE<br>SLEEP | AOD_CLK | EVT CLK2 | N/A | INRO | | | | LPTWRU | | | DEEPSLEEP<br>BACKUP | N/A | EXT_CLK2 | | | | | | LPTMR1 | Yes | No | ACTIVE<br>SLEEP | AOD_CLK | EVT CLK2 | N/A | INRO | | | | LETWIKT | | INO | DEEPSLEEP<br>BACKUP | N/A | EXT_CLK2 | IN/A | IINKU | | | ### **Serial Peripherals** ### I<sup>2</sup>C Interface (I2C) The I<sup>2</sup>C interface is a bidirectional, two-wire serial bus that provides a medium-speed communications network. It can operate as a one-to-one, one-to-many, or many-to-many communications medium. These engines support Standard-mode, Fast-mode, and Fast-mode Plus I<sup>2</sup>C speeds. It provides the following features: - Controller or target mode operation - · Supports up to four different target addresses in target mode - Supports standard 7-bit addressing or 10-bit addressing - RESTART condition - Interactive receive mode - Transmit FIFO preloading # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors - Support for clock stretching to allow slower target devices to operate on higher speed busses - Multiple transfer rates Standard-mode: 100kbpsFast-mode: 400kbpsFast-mode Plus: 1000kbps - Internal filter to reject noise spikes - Receive FIFO depth of 8 bytes - Transmit FIFO depth of 8 bytes The MAX32675C provides three instances of the I<sup>2</sup>C peripheral (I2C0, I2C1, and I2C2). ## Serial Peripheral Interface (SPI) The SPI is a highly configurable, flexible, and efficient synchronous interface among multiple SPI devices on a single bus. The bus uses a single clock signal and multiple data signals and one or more target select lines to address only the intended target device. The SPI operates independently and requires minimal processor overhead. The provided SPI peripherals can operate in either target or controller mode and provide the following features: - SPI modes 0, 1, 2, 3 for single-bit communication - 3- or 4-wire mode for single-bit target device communication - Full-duplex operation in single-bit, 4-wire mode - Multicontroller mode fault detection - Programmable interface timing - Programmable SCK frequency and duty cycle - 32-byte transmit and receive FIFOs - Target select assertion and deassertion timing with respect to leading/trailing SCK edge The MAX32675C provides two instances of the SPI peripheral (SPI1 and SPI2). See Table 4 for configuration options. # **Table 4. SPI Configuration Options** | INSTANCE | DATA | TARGET SELECT<br>LINES | MAXIMUM FREQUENCY CONTROLLER MODE (MHz) | MAXIMUM FREQUENCY TARGET MODE (MHz) | |----------|-------------------|------------------------|-----------------------------------------|-------------------------------------| | SPI1* | 3 wire, 4<br>wire | 1 | 3 | 3 | | SPI2 | 3 wire, 4<br>wire | 1 | 3 | 3 | <sup>\*</sup>SPI1 cannot be used if HART is in use. ### **UART (UART, LPUART)** The universal asynchronous receiver-transmitter (UART) interface supports full-duplex asynchronous communication with optional hardware flow control (HFC) modes to prevent data overruns. If HFC mode is enabled on a given port, the system uses two extra pins to implement the industry-standard request to send (RTS) and clear to send (CTS) flow control signaling. Each instance is individually programmable. - 2-wire interface or 4-wire interface with flow control - 8-byte send/receive FIFO - Full-duplex operation for asynchronous data transfers - Interrupts available for multiple events reduce overhead: - Frame error - Parity error - CTS - · Receive FIFO overrun - FIFO full - · FIFO partially full - FIFO half-empty - · FIFO one byte remaining # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors - Automatic parity and frame error detection - Independent baud-rate generator - Programmable 9th-bit parity support - Multidrop support - Start/stop bit support - Hardware flow control using RTS/CTS - Two DMA channels can be connected (read and write FIFOs) - Programmable word size (5 bits to 8 bits) The instances of the peripheral, operating modes, and clock source options are shown in Table 5. ## **Table 5. UART Clock Options** | INSTANCE | POWER MODE | CLOCK OPTIONS | | | | | | | |----------|---------------------|---------------|----------|------|--------|--|--|--| | INSTANCE | POWER MODE | CLK0 | CLK1 | CLK2 | CLK3 | | | | | UART0 | | | | | | | | | | UART1 | ACTIVE<br>SLEEP | PCLK | EXT_CLK1 | IBRO | ERFO | | | | | UART2* | OLLLI | | | | ı | | | | | LDUADTO | ACTIVE<br>SLEEP | AOD_CLK | EVT CLV2 | N/A | INRO** | | | | | LPUART0 | DEEPSLEEP<br>BACKUP | N/A | EXT_CLK2 | IN/A | | | | | <sup>\*</sup>UART2 cannot be used if HART is in use. ### 16-/24-Bit Δ-Σ Analog-to-Digital Converter with Programmable Gain Amplifier A low-power, multichannel, 24-bit $\Delta$ - $\Sigma$ ADC has features and specifications optimized for the precision measurement of sensors and other analog signal sources. The architecture includes a low-noise programmable gain amplifier (PGA), low-power input buffers, programmable matched current sources, differential/single-ended input multiplexer, and integrated on-chip oscillator. - PGA with available gains 1x to 128x - · Very high input impedance - · Optimizes overall dynamic range - Low-power input buffers - · Provide input isolation - Selectable reference - Internal differential (VRFF) - External differential - Programmable current sources - Bias for resistive sensors - 16 current levels available - · Detection of broken sensor wires - 12 analog inputs - 6 differential or 12 single ended - FIR digital filters - · Provides single-cycle settling in 16ms - 90dB of noise rejection at 50Hz and 60Hz - On-chip clock source - · No external components required - External clock capable <sup>\*\*</sup>INRO accuracy varies up to ±50% across temperature and voltage. Baud rate accuracy must be taken into account when using INRO as the clock source. # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors - Sample ready interrupts - ADC0\_RDY and ADC1\_RDY The MAX32675C provides two instances of this ADC (ADC\_ZERO, ADC\_ONE) that share the 12 multiplexed analog inputs (AIN0–AIN11). ## 12-Bit Digital-to-Analog Converter (DAC) The 12-bit DAC outputs a single-ended voltage. It can be set independently to generate either a static output voltage or to generate a series of preloaded sample outputs at a specified sample rate. The 12-bit DAC peripheral supports the following features: - Configurable clock rate and output sample rate. - Selectable output voltage reference. - Can be set to output a static voltage level, a preset number of samples at a configurable sample rate, or samples continuously at a configurable sample rate. - Interpolation filter allows for linearly interpolated output samples to be generated between each pair of output samples (2 to 1, 4 to 1, or 8 to 1). - DAC output samples are pulled from a FIFO allow continuous sample output generation. #### **HART Modem** The Highway Addressable Remote Transducer (HART) modem is ideal for low-power process control transmitters. The device integrates the HART FSK Physical Layer, integrating modulation and demodulation of the 1200Hz/2200Hz FSK signal, has very low power consumption, and needs only a few external components due to the integrated digital signal processing. The input signal is sampled by an ADC, followed by a digital filter/demodulator. This architecture ensures reliable signal detection in noisy environments. The device is ideal for low-power process control transmitters. ### Security ### **ROM Bootloader** The bootloader allows the loading and verification of program memory through a serial interface. Features include: - ROM-based - Bootloader interface through UART - Program loading of Motorola<sup>®</sup> SREC format files - Permanent lock state prevents altering or erasing program memory through the ROM bootloader - Access to the USN for device or customer application identification - Disable SWD interface to block debug access port functionality The contents of SRAM are not guaranteed following the activation of the bootloader. See <u>ROM Bootloader Activation</u> for additional details. #### **Secure Boot** On devices that support the secure boot feature, the device ensures software integrity by automatically comparing program memory against a stored HMAC SHA-256 hash value after every reset. A program that fails the integrity check indicates corrupted or modified program memory and is prevented from executing any instructions. Devices with the secure boot feature also provide an optional challenge/response that authenticates before executing bootloader commands. Not all devices provide the secure boot feature; see the <a href="Ordering Information">Ordering Information</a> table for availability. #### **AES** The dedicated hardware-based AES engine supports the following algorithms: - AES-128 - AES-192 - AES-256 AES keys can be stored in a dedicated persistent memory. ### Cyclic Redundancy Check (CRC) Module A CRC hardware module provides fast calculations and data integrity checks by application software. The CRC polynomial is programmable to support custom CRC algorithms as well as the common algorithms shown in <u>Table 6</u>. **Table 6. Common CRC Polynomials** | ALGORITHM | POLYNOMIAL EXPRESSION | |-----------------|---------------------------------------------------------------------------------------------------------------------------------| | CRC-32-ETHERNET | $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^{8} + x^{7} + x^{5} + x^{4} + x^{2} + x^{1} + x^{0}$ | | CRC-CCITT | $x^{16} + x^{12} + x^{5} + x^{0}$ | | CRC-16 | $x^{16} + x^{12} + x^2 + x^0$ | | USB DATA | $x^{16} + x^{12} + x^2 + x^0$ | | PARITY | $x^1 + x^0$ | ## Serial Wire Debug (SWD) and Development Interface The device provides an Arm Debug Access Port (DAP) that supports debugging during application development. The DAP enables an external debugger to access the device. The DAP is a standard Arm CoreSight™ SWD port and uses a two-pin serial interface (SWDCLK and SWDIO) to communicate. ## **Applications Information** ### **Bypass Capacitor Recommendations** The proper use of bypass capacitors reduces noise generated by the IC into the ground plane. The <u>Pin Descriptions</u> table indicates which pins should be connected to bypass capacitors, and the appropriate ground plane. It is recommended that one instance of a bypass capacitor should be connected to each pin/ball of the IC package. For example, if the <u>Pin Descriptions</u> table shows four device pins associated with voltage supply A, a separate capacitor should be connected to each pin for a total of four capacitors. Place capacitors as close as possible to their corresponding device pins. Pins that recommend more than one value of capacitor per pin should place them in parallel with the lowest value capacitor first, closest to the pin. #### **ROM Bootloader Activation** The bootloader samples the bootloader stimulus pins during any of the bootloader events shown in <u>Table 7</u>. If any of the stimulus pin is not in its active state during a bootloader activation event, the bootloader is bypassed and the device begins executing the application code. If all stimulus pins are in their active state during a bootloader activation event, the application software does not execute and instead the ROM bootloader assumes control of the device. The device outputs a status prompt and begins a bootloader session with the host system controlling the programming. While the ROM bootloader is in control, the state of the stimulus pins are ignored and can be driven to any value or used for communication if applicable. The bootloader session is terminated at any time by performing a POR or asserting RSTN while the stimulus pin is in its inactive state. ### **Table 7. ROM Bootloader Interface** | PART NUMBER | INTERFACE PINS | STIMULUS PINS | BOOTLOADER ACTIVATION EVENTS | |------------------|-------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------| | All part numbers | UART0A_RX (P0.8)<br>UART0A_TX (P0.9)<br>P0.21<br>RSTN | P0.21 (active high) | POR System reset (including RSTN and WDT resets) Exit from BACKUP Exit from STORAGE | # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors # **Ordering Information** | PART | BOOTLOADER | SECURE<br>BOOT | TMR | LPTMR | WDT | UART | LPUART | AES/<br>CRC | HART<br>MODEM | 24-/16-<br>BIT<br>Δ-Σ<br>ADC | PIN-<br>PACKAGE | |----------------|------------|----------------|-----|-------|-----|------|--------|-------------|---------------|------------------------------|--------------------------------------------------------| | MAX32675CALZ+ | Y | N | 4 | 2 | 2 | 2 | 1 | 1 | Y | 2 | 72L LGA<br>8mm x<br>8mm x<br>0.91mm,<br>0.4mm<br>pitch | | MAX32675CALZ+T | Y | N | 4 | 2 | 2 | 2 | 1 | 1 | Y | 2 | 72L LGA<br>8mm x<br>8mm x<br>0.91mm,<br>0.4mm<br>pitch | All devices have 376KB user flash, 160KB SRAM, 36 GPIO, SWD, two SPI, and three I2C. UART = Universal Asynchronous Receiver-Transmitter; SPI = Serial peripheral interface; TMR = Timer; I<sup>2</sup>C = Inter-IC; ADC = Analog-to-digital converter; LPUART = Low-power UART; GPIO = General-purpose input/output; CRC = Cyclic redundancy check; HART = Highway Addressable Remote Transducer; <sup>+</sup> Denotes a lead(Pb)-free /RoHS-compliant package. T = Tape and reel. Full reel. # Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End and HART for Industrial and Medical Sensors # **Revision History** | REVISION NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |-----------------|---------------|-----------------|------------------| | 0 | 6/24 | Initial release | _ |