#### RC38208/RC38108 FemtoClock®3 Ultra-low Phase Noise Jitter Attenuator and Clock Generator ## **Description** The RC38208/RC38108 is an ultra-low phase noise jitter attenuator, multi-frequency clock synthesizer, and digitally controlled oscillator (DCO). This flexible, low-power device outputs clocks with ultra-low inband phase noise and spurious for 4G and 5G RF transceivers and with jitter below 25fs-rms for 112Gbps and 224Gbps SerDes. ### **Applications** - Timing for optical front-end DAC/ADC and DSP - Reference clock for 112Gbps and 224Gbps SerDes - 5G distribution units (DU), switches, and routers - High-performance DCO for Precision Time Protocol (PTP) based clocks #### **Features** - Ultra-low phase noise synthesizer with jitter below 25fs RMS, 12kHz to 20MHz with 4MHz HPF - Two independent low phase noise sync domains - Four independent low phase noise frequency domains - Support for JESD204B/C - Time sync block with time to digital converter (TDC), time of day (TOD) counter, and PTP clocks - 8 clock outputs with independent integer dividers - · 6: LVDS, HCSL (AC-LVPECL) or CML - 2: LVDS, HCSL (AC-LVPECL) or LVCMOS - Output frequency range: - CML: DC to 2.5GHz - · LVDS or HCSL: DC to 1GHz - · LVCMOS: DC to 250MHz - Two differential clock inputs configurable as four single-ended clock inputs - Operates from a 1.8V supply. - Clock inputs tolerate 1.8V input when the device is powered off, sinking less than 1mA - CLKIN input frequency range: DC to 1GHz - Time Sync TDC supports 1PPS and PP2S inputs - DPLLs comply with ITU-T G.8262 and G.8262.1 - DPLL input-to-output phase variation ≤ 100ps - DCO frequency resolution < 10<sup>-13</sup> - Package: 7 × 7 mm, 64-BGA Figure 1. Typical Optical Front-End Use Case Figure 2. RC38208 Block Diagram Figure 3. RC38108 Block Diagram # **Contents** | 1. | Pin Ir | nformation | . 7 | |----|--------|---------------------------------------------------------------------|-----| | | 1.1 | Pin Assignments | . 7 | | | 1.2 | Pin Descriptions | . 7 | | | 1.3 | Pin Characteristics | 10 | | 2. | Spec | ifications | .11 | | | 2.1 | Absolute Maximum Ratings | | | | 2.2 | Recommended Operating Conditions | | | | 2.3 | Thermal Specifications | | | | 2.4 | APLL Phase Jitter | | | | 2.5 | FOD Phase Jitter | | | | 2.6 | TOD and Synthesis Phase Jitter | | | | 2.7 | APLL Phase Noise | | | | 2.8 | Peak APLL Spurious Power | | | | 2.9 | Power Supply Noise Rejection | | | | 2.10 | Crystal Oscillator Input and APLL AC/DC Electrical Characteristics. | | | | 2.11 | Recommended Crystal Characteristics | | | | 2.12 | Clock Input (CLKIN/nCLKIN) AC/DC Characteristics | | | | 2.13 | Output Frequencies and Start-Up Time | | | | 2.14 | Phase and Frequency Uncertainty | | | | 2.15 | Output-to-Output Skew and Input-to-Output Delay | | | | | LVCMOS Output AC/DC Characteristics | | | | 2.17 | LVDS Output AC/DC Characteristics | | | | 2.18 | HCSL Output AC/DC Characteristics | | | | 2.19 | CML Output AC/DC Characteristics | | | | 2.20 | Power Supply Current | | | | 2.21 | GPIO, Serial Port, and nMR DC Electrical Characteristics | | | | 2.22 | CMOS GPIO, Serial Port, and nMR Common Electrical Characteristics | | | | 2.23 | I <sup>2</sup> C Bus Slave Timing Diagram | | | | 2.24 | I2C Bus Slave Timing | | | | 2.25 | I2C Bus AC/DC Electrical Characteristics | 22 | | | 2.26 | SPI Slave Timing Diagrams | 23 | | | 2.27 | SPI Slave Timing | 23 | | 3. | Func | tional Description | 24 | | | 3.1 | Overview | | | | 3.2 | Device Frequency Reference | | | | 3.3 | Analog PLL | | | | 3.4 | Integer Output Dividers. | | | | 3.5 | Fractional Output Dividers | | | | 3.6 | Divider Synchronization | | | | 3.7 | Digital PLLs | | | | 0 | 3.7.1 DPLL Free-Run State | | | | | 3.7.2 DPLL Acquire State | | | | | 3.7.3 DPLL Normal State | | | | | 3.7.4 DPLL Holdover State. | | | | | 3.7.5 DPLL Hitless Switch State | | | | 3.8 | DPLL External Feedback | | | | 3.9 | DPLL Reference Switching. | | | | | 3.9.1 Hitless Reference Switching | | | | | 3.9.2 Aligned Reference Switching | | | | 3.10 | Reference Monitors | | | | 3.11 | SYSREF | | | | 3.12 | Time Sync. | | | | | • | | ## RC38208/RC38108 Datasheet | | 3.13 | Status | and Control | 28 | |----|-------|-----------|----------------------------------------------|----| | | | | | | | 4. | Appli | | Information | | | | 4.1 | Power | Considerations | 29 | | | 4.2 | Power- | -On Reset and Reset Controller | 29 | | | 4.3 | Recom | nmendations for Unused Input and Output Pins | | | | | 4.3.1 | CLKIN/nCLKIN Pins | | | | | 4.3.2 | LVCMOS Control Pins | | | | | 4.3.3 | LVCMOS Output Pins | | | | | 4.3.4 | Differential Output Pins | | | | 4.4 | Overdr | riving the Crystal Interface | | | | 4.5 | Differe | ntial Output Termination | | | | | 4.5.1 | Direct-Coupled HCSL Termination | | | | | 4.5.2 | Direct-Coupled LVDS Termination | | | | | 4.5.3 | Direct-Coupled CML Termination | | | | | 4.5.4 | AC-Coupled Differential Termination | | | | | 4.5.5 | AC-Coupled LVPECL (AC-LVPECL) Termination | | | 5. | Pack | age Out | tline Drawings | | | 6. | Mark | ing Diag | gram | | | 7. | Orde | ring Info | ormation | | | 8. | Revis | sion His | story | | ## RC38208/RC38108 Datasheet # **Figures** | Figure 1. Typical Optical Front-End Use Case | 1 | |------------------------------------------------------------------------------------------------------|------| | Figure 2. RC38208 Block Diagram | 2 | | Figure 3. RC38108 Block Diagram | 2 | | Figure 4. Pin Assignments - Bottom View | 7 | | Figure 5. I <sup>2</sup> C Bus Slave Timing Diagram | . 22 | | Figure 6. SPI Timing Diagrams | . 23 | | Figure 7. Master Reset Sequence Initiation | . 29 | | Figure 8. LVCMOS Driver to Crystal Input Interface | . 30 | | Figure 9. LVPECL Driver to Crystal Input Interface | . 31 | | Figure 10. Internal Termination Resistors for Differential Drivers | . 31 | | Figure 11. HCSL Source Termination Using Internal Termination | . 32 | | Figure 12. HCSL End Termination | . 32 | | Figure 13. LVDS Termination | . 32 | | Figure 14. Direct-Coupled CML Termination | . 33 | | Figure 15. AC-Coupled Differential Termination | . 33 | | Figure 16. AC-LVPECL Termination for LVPECL Receiver with Internal Termination Resistors and Biasing | . 34 | ## RC38208/RC38108 Datasheet # **Tables** | Table 1. Pin Descriptions | . 7 | |-----------------------------------------------------------------------------|------| | Table 2. Input Characteristics | . 10 | | Table 3. Absolute Maximum Ratings | . 11 | | Table 4. Recommended Operating Conditions | . 11 | | Table 5. Thermal Resistance | . 12 | | Table 6. APLL Phase Jitter | . 12 | | Table 7. FOD Phase Jitter | . 12 | | Table 8. TOD and Synthesis Phase Jitter | . 13 | | Table 9. APLL Phase Noise | | | Table 10. Peak APLL Spurious Power | . 14 | | Table 11. Power Supply Noise Rejection | . 14 | | Table 12. Crystal Oscillator Input and Analog PLL AC/DC Characteristics | . 14 | | Table 13. Recommended Crystal Characteristics | . 15 | | Table 14. Clock Input (CLKIN/nCLKIN) AC/DC Characteristics | . 15 | | Table 15. Output Frequencies and Start-Up Time | . 16 | | Table 16. Phase and Frequency Uncertainty | . 16 | | Table 17. Output-to-Output Skew and Input-to-Output Delay | . 17 | | Table 18. LVCMOS Output AC/DC Characteristics | . 17 | | Table 19. LVDS Output AC/DC Characteristics | . 18 | | Table 20. HCSL Output AC/DC Characteristics | . 19 | | Table 21. CML Output AC/DC Characteristics | . 19 | | Table 22. Power Supply Current | . 20 | | Table 23. GPIO, Serial Port, and nMR DC Electrical Characteristics | . 21 | | Table 24. CMOS GPIO, Serial Port, and nMR Common Electrical Characteristics | . 21 | | Table 25. I <sup>2</sup> C Bus Slave Timing | . 22 | | Table 26. I <sup>2</sup> C Bus AC/DC Electrical Characteristics | . 22 | | Table 27. SPI Slave Timing | . 23 | | Table 28. Recommended Free-Running Frequency Accuracy by Application | . 25 | | Table 29. Ordering Information | . 35 | | Table 30. Pin 1 Orientation in Tape and Reel Packaging | . 35 | # 1. Pin Information # 1.1 Pin Assignments Figure 4. Pin Assignments - Bottom View # 1.2 Pin Descriptions **Table 1. Pin Descriptions** | Pin Number | Pin Name | Ту | pe | Description | |------------|----------|---------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | VDD_VCO | Power - | | Power supply for the VCO. 1.8V is supported. | | A2 | GND | Power | - | Ground reference rail. | | А3 | VDDO1 | | | Power supply for OUT1 / nOUT1 and IOD1. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | A4 | OUT1 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. OUTx indicates the positive pin of a differential pair. | | A5 | OUT2 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. OUTx indicates the positive pin of a differential pair. | | A6 | VDDO4 | Power | - | Power supply for OUT4 / nOUT4 and IOD4. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | A7 | OUT4 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. OUTx indicates the positive pin of a differential pair. | Table 1. Pin Descriptions (Cont.) | Pin Number | Pin Name | Pin Name Type | | Description | | | |------------|-----------|---------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | A8 | OUT5 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. OUTx indicates the positive pin of a differential pair. | | | | B1 | VDD_FAN | Power | - | Power supply for internal buffering to FODs and IODs. 1.8V is supported. | | | | B2 | GND | Power | - | Ground reference rail. | | | | В3 | VDDO2 | Power | - | Power supply for OUT2 / nOUT2 and IOD2. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | | | B4 | nOUT1 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. nOUTx indicates the negative pin of a differential pair. | | | | B5 | nOUT2 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. nOUTx indicates the negative pin of a differential pair. | | | | В6 | VDDO5 | Power | - | Power supply for OUT5 / nOUT5 and IOD5. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | | | В7 | nOUT4 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. nOUTx indicates the negative pin of a differential pair. | | | | В8 | nOUT5 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. nOUTx indicates the negative pin of a differential pair. | | | | C1 | GND | Power | - | Ground reference rail. | | | | C2 | GND | Power | - | Ground reference rail. | | | | C3 | GND | Power | - | Ground reference rail. | | | | C4 | GND | Power | - | Ground reference rail. | | | | C5 | GND | Power | - | Ground reference rail. | | | | C6 | GND | Power | - | Ground reference rail. | | | | C7 | GND | Power | - | Ground reference rail. | | | | C8 | GND | Power | - | Ground reference rail. | | | | D1 | VDDXO_DCD | Power | - | Power supply for XIN, XOUT and DCD block. 1.8V is supported. | | | | D2 | GND | Power | - | Ground reference rail. | | | | D3 | GND | Power | - | Ground reference rail. | | | | D4 | nCS_A0 | 1 | Pull-up | I2C mode: address bit 0. SPI mode: active-low chip select. GPIO DC electrical characteristics apply to this pin. | | | | D5 | nMR | Ι | Pull-up | Active-low master reset. The VDD_FOD0 pin must be powered to ensure proper operation. GPIO DC electrical characteristics apply to this pin. | | | | D6 | GND | Power | - | Ground reference rail. | | | | D7 | VDDO6 | Power | - | Power supply for OUT6 / nOUT6 and IOD6. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | | | D8 | VDD07 | Power | - | Power supply for OUT7 / nOUT7 and IOD7. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | | | E1 | XIN | I | - | Crystal oscillator/ xCXO input. | | | | E2 | GND | Power | - | Ground reference rail. | | | | E3 | VDD_DIG | Power | - | Power supply for digital core, serial port, digital in FODs, and digital in the APLL. 1.8V is supported. | | | | E4 | CLKIN0 | 1 | Pull-down | Clock reference input, differential pair / single-ended. CLKINx indicates the positive pin of a differential pair. | | | | E5 | CLKIN2 | I | Pull-down | Clock reference input, differential pair / single-ended. CLKINx indicates the positive pin of a differential pair. | | | Table 1. Pin Descriptions (Cont.) | Pin Number | Pin Name | Pin Name Type | | Description | | | | |------------|------------------|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | E6 | GPIO1 | I/O | Pull-up | General-purpose input/output. VDD_FOD0 must be powered to ensure proper operation. | | | | | E7 | nOUT6 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. nOUTx indicates the negative pin of a differential pair. | | | | | E8 | OUT6 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. OUTx indicates the positive pin of a differential pair. | | | | | F1 | XOUT | 0 | - | Crystal oscillator output. | | | | | F2 | GND | Power | - | Ground reference rail. | | | | | F3 | VDD_CLK | Power | - | Power supply for CLKINx buffers, input dividers, muxes, and the TDC. 1.8V is supported. | | | | | F4 | nCLKIN0 | I | Pull-up | Clock reference input, differential pair / single-ended. nCLKINx indicates the negative pin of a differential pair. | | | | | F5 | nCLKIN2 | I | Pull-up | Clock reference input, differential pair / single-ended. nCLKINx indicates the negative pin of a differential pair. | | | | | F6 | GPIO0 | I/O | Pull-up | General-purpose input/output. VDD_FOD0 must be powered to ensure proper operation. | | | | | F7 | nOUT7 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. nOUTx indicates the negative pin of a differential pair. | | | | | F8 | OUT7 | 0 | - | Clock output, differential pair. LVDS, HCSL, or CML. OUTx indicates the positive pin of a differential pair. | | | | | G1 | GND | Power | - | Ground reference rail. | | | | | G2 | GND | Power | - | Ground reference rail. | | | | | G3 | SDO_A1 | I/O | - | I <sup>2</sup> C mode: address bit 1. SPI 3-wire mode: unused. SPI-4 wire mode: output serial data. | | | | | G4 | SCL_SCLK | I/O | Pull-up | I <sup>2</sup> C mode: I <sup>2</sup> C interface bi-directional clock. SPI mode: serial clock. GPIO DC electrical characteristics apply to this pin. | | | | | G5 | SDA_SDIO | I/O | Pull-up | I <sup>2</sup> C mode: I <sup>2</sup> C interface bi-directional serial data. SPI 3-wire mode: bi-directional serial data. SPI-4 wire mode: input serial data. GPIO DC electrical characteristics apply to this pin. | | | | | G6 | VDD_FOD2 | Power | - | Power supply for FOD2. 1.8V is supported. | | | | | G7 | VDD_FOD0 | Power | - | Power supply for FOD0, nMR, GPIO0, and GPIO1. 1.8V is supported. | | | | | G8 | VDDO8 | Power | - | Power supply for OUT8 / nOUT8 and IOD8. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | | | | H1 | GND | Power | - | Ground reference rail. | | | | | H2 | GND | Power | - | Ground reference rail. | | | | | H3 | VDD_FOD1_<br>REP | Power | - | Power supply for FOD1 and all FOD digital. 1.8V is supported. | | | | | H4 | nOUT10 | 0 | - | Clock output, differential pair / single ended. LVDS, HCSL or LVCMOS. nOUTx indicates the negative pin of a differential pair. | | | | | H5 | OUT10 | 0 | - | Clock output, differential pair / single ended. LVDS, HCSL or LVCMOS. OUTx indicates the positive pin of a differential pair. | | | | | H6 | VDDO10 | Power | - | Power supply for OUT10 / nOUT10 and IOD10. 1.8V is supported. This pin may be tied to ground to minimize power consumption if the corresponding output is unused. This pin must not be allowed to float. | | | | | H7 | nOUT8 | 0 | - | Clock output, differential pair / single ended. LVDS, HCSL or LVCMOS. nOUTx indicates the negative pin of a differential pair. | | | | | Н8 | OUT8 | 0 | - | Clock output, differential pair / single ended. LVDS, HCSL or LVCMOS. OUTx indicates the positive pin of a differential pair. | | | | # 1.3 Pin Characteristics **Table 2. Input Characteristics** | Symbol | Paran | neter | Condition | Minimum | Typical | Maximum | Unit | |-----------------------|--------------------------|-----------------------------------------------------------------------|-----------|---------|---------|---------|------| | C <sub>IN</sub> | Input capacitance | CLKIN/nCLKIN, nMR,<br>nCS_A0, SDO_A1,<br>GPIOn, SCL_SCLK,<br>SDA_SDIO | - | - | 4 | - | pF | | R <sub>PULLUP</sub> | Input pull-up resistor | nMR, nCLKIN,<br>nCS_A0, SDO_A1,<br>GPIOn | - | - | 53 | - | kΩ | | R <sub>PULLDOWN</sub> | Input pull-down resistor | CLKIN, nCS_A0,<br>SDO_A1, GPIOn | - | - | 53 | - | kΩ | # 2. Specifications # 2.1 Absolute Maximum Ratings **Table 3. Absolute Maximum Ratings** | Symbol | Parameter | Condition | Minimum | Maximum | Unit | | |-------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------|------|--| | V <sub>DD18</sub> | Supply Voltage with Respect to Ground | V <sub>DD_CLK</sub> , V <sub>DDXO_DCD</sub> , V <sub>DD_VCO</sub> ,<br>V <sub>DD_DIG</sub> , V <sub>DD_FAN</sub> , V <sub>DD_FOD1_REP</sub> ,<br>V <sub>DD_FOD0</sub> , V <sub>DD_FOD2</sub> , V <sub>DDOx</sub> | -0.5 | 1.89 | V | | | | | XIN [1] | -0.5 | 1.32 | | | | | | GPIOx used as inputs, nMR <sup>[2]</sup> | -0.5 | $V_{DDOx} + 0.3$ | | | | $V_{IN}$ | Input Voltage | CLKINx | -0.5 | V <sub>DD_CLK</sub> + 0.3 | V | | | | | nCS_A0, SDO_A1, SCL_SCLK, SDA_SDIO | -0.5 | 3.63 | | | | | | GPIOx used as inputs, nMR | - | ±25 | | | | I <sub>IN</sub> | Input Current | CLKINx | - | ±50 | mA | | | 'IN | | nCS_A0, SDO_A1, SCL_SCLK, SDA_SDIO | - | ±25 | | | | | | OUTx, nOUTx - | | 30 | | | | | Output Current - Continuous | LOCK, SDO_A1, SCL_SCLK,<br>SDA_SDIO | - | 25 | mA | | | 1 | | GPIOx used as outputs | - | 25 | | | | I <sub>OUT</sub> | | OUTx, nOUTx | - | 30 | | | | | Output Current - Surge | LOCK, SDO_A1, SCL_SCLK,<br>SDA_SDIO | - | 25 | mA | | | | | GPIOx used as outputs - | | 25 | | | | $T_{JMAX}$ | Maximum Junction Temperature | - | - | 150 | °C | | | T <sub>S</sub> | Storage Temperature | Storage Temperature | -65 | 150 | °C | | | - | Human Body Model (Tested per JESD22-A114 (JS-001) Classification) | - | - | 2000 | V | | | - | Charged Device Model (Tested per JESD22-C101 Classification) | - | - | 500 | V | | <sup>1.</sup> This limit only applies when XIN is overdriven by an external oscillator. No limit is implied when connected directly to a crystal. # 2.2 Recommended Operating Conditions Table 4. Recommended Operating Conditions [1][2] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |------------------|--------------------------------------------------------------------------|----------------------------------------|---------|---------|---------|------| | T <sub>J</sub> | Maximum Junction Temperature | - | - | - | 125 | °C | | T <sub>A</sub> | Ambient Operating Temperature | - | -40 | - | 85 | °C | | V <sub>DDx</sub> | Supply Voltage with Respect to Ground | V <sub>DDx</sub> pins with 1.8V supply | 1.71 | 1.8 | 1.89 | V | | t <sub>PU</sub> | Power up time for all V <sub>DD</sub> to reach minimum specified voltage | Power ramps must be monotonic | - | - | 20 | ms | <sup>1.</sup> All electrical characteristics are specified over Recommended Operating Conditions unless noted otherwise. <sup>2.</sup> $V_{DDOx}$ refers to the supply powering the GPIO. For $V_{DD}$ pin mapping, see GPIO $V_{DD}$ Pin Assignments. <sup>2.</sup> All conditions in this table must be met to guarantee device functionality and performance. ## 2.3 Thermal Specifications ### 2.4 APLL Phase Jitter **Table 5. Thermal Resistance** | Package | Symbol | Conditions | Typical Value | Unit | |--------------|------------------|---------------------------------|---------------|------| | | Θ <sub>JC</sub> | Junction to case | 15.1 | | | | Θ <sub>JB</sub> | Junction to base | 7.8 | | | BJG64 | Θ <sub>JA0</sub> | Junction to air, still air | 24 | °C/W | | <b>BJG04</b> | Θ <sub>JA1</sub> | Junction to air, 1 m/s air flow | 22 | C/VV | | | Θ <sub>JA3</sub> | Junction to air, 2 m/s air flow | 20 | | | | Θ <sub>JA5</sub> | Junction to air, 3 m/s air flow | 20 | | ## Table 6. APLL Phase Jitter [1][2][3][4] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |----------------------|----------------------------------------------------------------------------------------------------------------------|-----------|---------|---------|---------|-----------| | t <sub>JIT</sub> (Φ) | Random Phase Jitter (12kHz to 20MHz),<br>OUT[10:1] differential,<br>APLL steered by DPLL0, BW = 25Hz, <sup>[5]</sup> | 245.76MHz | - | 69 | 85 | fs RMS | | GII(+) | CLKIN = 25MHz, XIN = 68MHz,<br>VCO = 9.8304GHz | 491.52MHz | - | 48 | 56 | IS INIO | | t <sub>JIT</sub> (Φ) | Random Phase Jitter (12kHz to 20MHz),<br>OUT[10:1] differential,<br>APLL steered by DPLL0, BW = 25Hz, <sup>[5]</sup> | 156.25MHz | - | 62 | 73 | fs RMS | | 311(4) | CLKIN = 25MHz, XIN = 68.8MHz,<br>VCO = 9.375GHz | 312.5MHz | - | 58 | 67 | 10 1 1010 | - 1. The device will meet specifications after thermal equilibrium has been reached. - 2. Characterized using a Rohde and Schwarz SMA100 overdriving the crystal interface. - 3. Measured after the APLL has locked and settled. - 4. All outputs enabled and generating clocks with the same frequency sourced from the APLL via integer output dividers. - 5. Measured after the DPLL has locked and settled using a jitter free and wander-free reference. #### 2.5 FOD Phase Jitter Table 7. FOD Phase Jitter [1][2][3][4] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |-----------------|--------------------------------------------------------------------------------------------|------------------|---------|---------|---------|--------| | | Random Phase Jitter (12kHz to 20MHz). | 155.52MHz | - | 107 | 127 | | | | OUT[10:6] differential, API steered by DPI 0 RW = 25Hz [5] | 161,132,812.5MHz | - | 119 | 140 | | | $t_{JIT}(\Phi)$ | | 156.25MHz | - | 104 | 127 | fs RMS | | | FOD configured as a synthesizer / DCO,<br>VCO = 9.763GHz or VCO = 10.224GHz <sup>[6]</sup> | 312.5MHz | - | 88 | 112 | | | | VCO = 9.763GHZ 01 VCO = 10.224GHZ <sup>[V]</sup> | 625MHz | - | 88 | 101 | | - 1. The device will meet specifications after thermal equilibrium has been reached. - 2. Characterized using a Rohde and Schwarz SMA100 overdriving the crystal interface. - 3. Measured after the APLL has locked and settled. - 4. All OUT[10:6] enabled and generating the same frequency sourced from the same FOD, other OUT[x] disabled. - 5. Measured after the DPLL has locked and settled using a jitter free and wander-free reference. - 6. See Table 12 for VCO frequencies supported by each part number. ## 2.6 TOD and Synthesis Phase Jitter Table 8. TOD and Synthesis Phase Jitter [1][2][3][4][5] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |----------------------|-------------------------------------------------------------------------------|-----------|---------|---------|---------|-----------| | | Random Phase Jitter (12kHz to 20MHz), | 125MHz | - | 1.2 | 2.1 | | | t <sub>JIT</sub> (Φ) | OUT[10:7] differential, FOD0 configured as a synthesizer / DCO, FOD0 = 500MHz | 250MHz | - | 0.8 | 1.3 | ps<br>RMS | - 1. The device will meet specifications after thermal equilibrium has been reached. - 2. Characterized using a Rohde and Schwarz SMA100 overdriving the XTAL interface. - 3. Measured after the APLL has locked and settled. - 4. All OUT[10:7] enabled and generating the same frequency, other OUT[x] disabled. - 5. Measured after the DPLL has locked and settled using a jitter free and wander-free reference. ## 2.7 APLL Phase Noise Table 9. APLL Phase Noise [1][2][3][4] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |--------------------------|--------------------------------------------------------------------------------------------------------------|----------------|---------|---------|---------|---------| | Φ <sub>SSB</sub> (10) | | 10Hz Offset | - | -72 | - | | | Φ <sub>SSB</sub> (100) | | 100Hz Offset | - | -104 | - | | | Φ <sub>SSB</sub> (1k) | | 1kHz Offset | - | -123 | - | | | Φ <sub>SSB</sub> (10k) | Single Sideband Phase Noise, OUT[7:1] differential, | 10kHz Offset | - | -138 | - | | | Ф <sub>SSB</sub> (100k) | Carrier 245.76MHz; | 100kHz Offset | - | -145 | - | dBc/Hz | | Ф <sub>SSB</sub> (800k) | PLL steered by DPLL0, BW = 25Hz, <sup>[5]</sup> ELKIN = 25MHz from Rb timebase, EIN = 73MHz, VCO = 9.8304GHz | 800kHz Offset | - | -150 | - | UDC/11Z | | Φ <sub>SSB</sub> (1M) | | 1MHz Offset | - | -148 | - | | | Φ <sub>SSB</sub> (1.72M) | | 1.72MHz Offset | - | -155 | - | | | Φ <sub>SSB</sub> (10M) | | 10MHz Offset | - | -164 | - | | | Φ <sub>SSB</sub> (30M) | | 30MHz Offset | - | -165 | - | | | Φ <sub>SSB</sub> (10) | | 10Hz Offset | - | -69 | - | | | Φ <sub>SSB</sub> (100) | | 100Hz Offset | - | -98 | - | | | Φ <sub>SSB</sub> (1k) | | 1kHz Offset | - | -117 | - | | | Φ <sub>SSB</sub> (10k) | Single Sideband Phase Noise, OUT[7:1] differential, | 10kHz Offset | - | -132 | - | | | Ф <sub>SSB</sub> (100k) | Carrier 491.52MHz; | 100kHz Offset | - | -139 | - | dBc/Hz | | Ф <sub>SSB</sub> (800k) | APLL steered by DPLL0, BW = 25Hz, <sup>[5]</sup> CLKIN = 25MHz from Rb timebase, | 800kHz Offset | - | -144 | - | GDC/112 | | Φ <sub>SSB</sub> (1M) | XIN = 73MHz, VCO = 9.8304GHz | 1MHz Offset | - | -142 | - | | | Φ <sub>SSB</sub> (1.72M) | | 1.72MHz Offset | - | -150 | - | | | Φ <sub>SSB</sub> (10M) | | 10MHz Offset | - | -161 | - | | | Φ <sub>SSB</sub> (30M) | | 30MHz Offset | - | -161 | - | | - 1. The device will meet specifications after thermal equilibrium has been reached. - 2. Characterized using a Rohde and Schwarz SMA100 overdriving the crystal interface. - 3. Measured after the DPLL and APLL have locked and settled. - 4. All OUT[7:1] enabled and generating the same frequency. - 5. Measured after the DPLL has locked and settled using a jitter free and wander-free reference. ## 2.8 Peak APLL Spurious Power Table 10. Peak APLL Spurious Power [1][2][3][4][5][6] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------|--------------------|---------|---------|---------|------| | | , | Carrier 245.76MHz | - | -92 | - | | | Φ <sub>SPUR</sub> | OUT[7:1] differential, APLL steered by DPLL0, DPLL BW = 25Hz, CLKIN = 25MHz, XIN = 73MHz, VCO = 9.8304GHz | Carrier 491.52MHz; | - | -86 | - | dBc | - 1. The device will meet specifications after thermal equilibrium has been reached. - 2. Characterized using a Rohde and Schwarz SMA100 overdriving the crystal interface. - 3. Measured after the APLL has locked and settled. - 4. Measured after the DPLL has locked and settled using a jitter free and wander-free reference. - 5. All OUT[7:1] enabled and generating the same frequency. - 6. All FODs and OUT[8:11] disabled. ## 2.9 Power Supply Noise Rejection Table 11. Power Supply Noise Rejection [1] | Symbol | Parameter | Condition [2][3][4] | Minimum | Typical | Maximum | Unit | |--------|------------------------------|-----------------------------|---------|---------|---------|------| | | | f <sub>NOISE</sub> = 10kHz | - | -81 | - | | | | | f <sub>NOISE</sub> = 25kHz | - | -83 | - | | | PSNR | Power Supply Rejection Ratio | f <sub>NOISE</sub> = 50kHz | - | -80 | - | dBc | | TONIC | | f <sub>NOISE</sub> = 100kHz | - | -80 | - | ubc | | | | f <sub>NOISE</sub> = 500kHz | - | -62 | - | | | | | f <sub>NOISE</sub> = 1MHz | - | -64 | - | | - 1. The device will meet specifications after thermal equilibrium has been reached. - 2. 100mV peak-to-peak sine wave applied to any VDDO, excluding VDDO of the output being measured and excluding VDD\_VCO. - 3. Relative to 156.25MHz carrier frequency. - 4. Measured on any differential output. # 2.10 Crystal Oscillator Input and APLL AC/DC Electrical Characteristics Table 12. Crystal Oscillator Input and Analog PLL AC/DC Characteristics | Symbol | Parameter | | Condition | Minimum | Typical | Maximum | Unit | |-------------------|------------------------------------------------------------|------------------------|-------------------------------------------------|---------|-------------|---------|--------| | - | Mode of oscillation | | - | | Fundamental | | - | | f | Input Frequency | Using a crystal | | 25 | - | 80 | MHz | | f <sub>IN</sub> | input Frequency | Over-driving XIN i | nput | 25 - | - | 100 | IVIITZ | | V <sub>BIAS</sub> | Bias point for XIN | Over-driving XIN input | | - | 0.6 | - | V | | V <sub>IVS</sub> | Input voltage swing for XIN | Over-driving XIN input | | - | - | 1.2 | V | | | xo_fixed<br>= 0x0<br>Internal crystal<br>oscillator tuning | xo_fixedcap_on | xobuf_digicap_x1 = 0x0<br>xobuf_digcap_x2 = 0x0 | 6.2 | - | - | | | C <sub>T</sub> | | = 0x0 | xobuf_digicap_x1 = 0xF<br>xobuf_digcap_x2 = 0xF | - | - | 10.2 | pF | | OT . | capacitance <sup>[1]</sup> | <u> </u> | xobuf_digicap_x1 = 0x0<br>xobuf_digcap_x2 = 0x0 | 9.2 | - | - | ρı | | | | | xobuf_digicap_x1 = 0xF<br>xobuf_digcap_x2 = 0xF | - | - | 13.2 | | Table 12. Crystal Oscillator Input and Analog PLL AC/DC Characteristics | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |------------------|----------------------------------|---------------------------|---------|---------|---------|------| | f | Analog PLL VCO | RC38208x1xx / RC38108x1xx | 9.8 | - | 10.35 | GHz | | †vco | Operating Frequency | RC38208x2xx / RC38108x2xx | 9.25 | - | 9.85 | GHz | | F <sub>TOL</sub> | Frequency Tolerance [2][3][4][5] | -40°C to 85°C | -450 | - | 450 | PPM | - 1. For applications where the XIN input is overdriven, xo\_buf\_digicap\_x1, xo\_buf\_digicap\_x2, and xo\_fixedcap\_on should all be set to 0x0 for best phase noise performance. - F<sub>TOL</sub> refers to the frequency accuracy of the device frequency reference, either a crystal connected between XIN and XOUT, or an oscillator connected to XIN and overdriving the crystal interface. The APLL can reliably lock to a reference that meets the F<sub>TOL</sub> limits. - 3. Inclusive of initial tolerance at 25°C, temperature stability, and aging. - 4. The APLL frequency steering range (±F<sub>STEER</sub>) available for a DPLL or DCO to digitally steer the APLL is determined by the following expression: F<sub>STEER</sub> = |F<sub>TOL</sub>| |F<sub>ACC</sub>|; where F<sub>ACC</sub> is the frequency accuracy of the device frequency reference. For example, if the frequency accuracy of the device frequency reference is ±100PPM. then the APLL frequency steering range will be ±350PPM. - 5. The frequency accuracy of the device frequency reference should be chosen to meet the free-running frequency requirements of the application, and to allow sufficient frequency steering range for a DPLL or DCO to lock the APLL to its reference and to track reference noise. For more information, see <u>Device Frequency Reference</u>. ## 2.11 Recommended Crystal Characteristics **Table 13. Recommended Crystal Characteristics** | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |------------------|------------------------------|-----------------------------|--------------------------------------------------------------------|---------|---------|------| | ESR | Equivalent Series Resistance | 8pF ≤ C <sub>L</sub> ≤ 10pF | - | - | 50 | Ω | | C <sub>O</sub> | Shunt Capacitance | - | - | - | 4 | pF | | C <sub>L</sub> | Load Capacitance | - | - | - | 10 | pF | | Drive | Drive Level [1] | C <sub>L</sub> = 8pF | - | 160 | - | μW | | Dilve | Dilve Fevel ( ) | C <sub>L</sub> = 10pF | - | 225 | - | μνν | | F <sub>TOL</sub> | Frequency Tolerance | - | See F <sub>TOL</sub> in Table 12 and Device<br>Frequency Reference | | | - | <sup>1.</sup> Refers to power in the crystal (equivalent series resistance). # 2.12 Clock Input (CLKIN/nCLKIN) AC/DC Characteristics Table 14. Clock Input (CLKIN/nCLKIN) AC/DC Characteristics | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |------------------|-------------------------------------------------------|-------------------------------------------------|-------------------------------|---------|---------------------------------------------|---------| | V <sub>IPP</sub> | Differential input peak-to-peak voltage [1] | - | 0.15 | - | 1.20 | V | | $V_{CMR}$ | Differential input common mode voltage <sup>[2]</sup> | PMOS buffer (HCSL) input | V <sub>I(PP)</sub> / 2 | 0.35 | V <sub>DD_CLK</sub> - 1.2 | V | | V CMR | TOWN S. | NMOS buffer (LVDS) input | 0.7 | - | V <sub>DD_CLK</sub> -<br>V <sub>I(PP)</sub> | V | | F | Input frequency | Differential input | - | - | 1000 | MHz | | F <sub>IN</sub> | | Single-ended input | - | - | 250 | IVII IZ | | F <sub>PD</sub> | DPLL phase detector frequency [3] | - | 0.001 | - | 33 | MHz | | | Differential input high current, CLKIN | \ \ -\\ | - | - | 150 | | | I <sub>IH</sub> | Differential input high current, nCLKIN | $V_{IN} = V_{DD\_CLK (max)}$ | - | - | 5 | μΑ | | | Differential input low current, CLKIN | V = 0V | -5 | - | - | | | I <sub>IL</sub> | Differential input low current, nCLKIN | V <sub>IN</sub> = 0V | -150 | - | - | μA | | $V_{IH}$ | Input high voltage | V <sub>DD_CLK</sub> = V <sub>DD_CLK (max)</sub> | 0.65 ×<br>V <sub>DD_CLK</sub> | - | V <sub>DD_CLK</sub> + 0.3 | V | Table 14. Clock Input (CLKIN/nCLKIN) AC/DC Characteristics (Cont.) | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |-----------------|--------------------|-------------------------------------------------|---------|---------|-------------------------------|------| | V <sub>IL</sub> | Input low voltage | V <sub>DD_CLK</sub> = V <sub>DD_CLK (max)</sub> | -0.3 | - | 0.35 x<br>V <sub>DD_CLK</sub> | V | | I <sub>IH</sub> | Input high current | V <sub>IN</sub> = V <sub>DD_CLK (max)</sub> | - | - | 50 | μA | | I <sub>IL</sub> | Input low current | V <sub>IN</sub> = 0V | -50 | - | - | μA | - 1. Single-ended value. - 2. Common mode is defined as the cross-point. - 3. Internal input dividers may be used to reduce the CLKIN/nCLKIN frequency to be within the valid range. ## 2.13 Output Frequencies and Start-Up Time Table 15. Output Frequencies and Start-Up Time | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |-----------------------|------------------------------------|---------------------------|---------|---------|---------|------| | f <sub>OUT</sub> ( | Output Frequency | OUT[7:1]: CML | DC | - | 2500 | | | | | OUT[10:1]: LVDS, HCSL | DC | - | 1000 | MHz | | | | OUT[10:8]: LVCMOS | DC | - | 250 | | | Δf <sub>OUT</sub> | Output frequency tuning resolution | Fractional Output Divider | - | - | 0.1 | PPT | | t <sub>Start-up</sub> | Start-up time [1][2] | Synthesizer mode | - | 28 | 31 | ms | <sup>1.</sup> Measured from when all power supplies have reached > 90% of nominal voltage to the first stable clock edge on the output. A stable clock is defined as one generated from a locked PLL (as appropriate for the configuration listed) with no further perturbations in frequency expected. Includes time needed to load a configuration from internal OTP. # 2.14 Phase and Frequency Uncertainty Table 16. Phase and Frequency Uncertainty [1][2] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |-----------------|-------------------------------------------------------|--------------------------------------------------------------------------------|---------|---------|---------|------| | $\Delta t_{HS}$ | Output phase change using hitless reference switching | - | - | - | 210 | ps | | $\Delta f_{HO}$ | Initial frequency offset entering holdover | Using holdover filter with 1mHz bandwidth and allowing settling time of 1 hour | - | - | 0.2 | PPB | | $\Delta t_{HO}$ | Initial phase shift entering holdover | Using LOS monitor to disqualify | - | - | 17 | ps | <sup>1.</sup> The device will meet specifications after thermal equilibrium has been reached. <sup>2.</sup> Start-up time will depend on the actual configuration used. For more information, please contact Renesas Technical Support. <sup>2.</sup> Measured after the DPLL has locked and settled using a jitter free and wander-free reference. # 2.15 Output-to-Output Skew and Input-to-Output Delay Table 17. Output-to-Output Skew and Input-to-Output Delay [1][2] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |--------------------|---------------------------------------------------------------------|--------------------------------------------------------------|---------|---------|---------|-------| | 4 | Output-to-output skew differential outputs [3][4] | Any two outputs from the same APLL or FOD source | - | 25 | 50 | no | | t <sub>SK</sub> | Output-to-output skew LVCMOS outputs [3][4] | Any two outputs from the same APLL or FOD source | - | 43 | 86 | ps | | t <sub>SK_SR</sub> | Output-to-output skew between SYSREF and Device Clock incident edge | Differential outputs. Zero phase compensation. | - | 24 | 50 | ps | | Λt | Output-to-output skew temperature variation [4] | Single device, at a fixed voltage, over temperature | - | 0.02 | 0.10 | ps/°C | | ∆t <sub>SK</sub> | Output-to-output skew variation [3] | Single device, over process, temperature and voltage | - | 0.08 | 0.80 | μο/ Ο | | t | Input-to-output delay differential | DC-coupled input, any<br>CLKINx to any OUTx via any<br>DPLLx | 0.67 | 1.13 | 1.65 | ns | | t <sub>PD</sub> | inputs and differential outputs [5][6] | AC-coupled input, any<br>CLKINx to any OUTx via any<br>DPLLx | 0.75 | 1.24 | 1.69 | 115 | | Λ+ | Input-to-output delay variation [5][6] | DC-coupled input, fixed voltage, over temperature | - | 0.5 | 0.8 | ps/°C | | Δt <sub>PD</sub> | mput-to-output delay variation tener | AC-coupled input, fixed voltage, over temperature | - | 1.0 | 1.4 | ps/ C | - 1. The device will meet specifications after thermal equilibrium has been reached. - 2. Measured across the full operating temperature range. - 3. Defined as the time between the rising edges of two outputs of the same frequency, configuration, loading, and supply voltage. - 4. This parameter is defined in accordance with JEDEC Standard 65. - 5. Input-to-output delay is defined as the time between the rising edge of a reference clock at CLKINx and the associated rising edge of an output clock at OUTx that is locked to the reference by the DPLL. The reference clock and the output clock must have the same frequency and the reference input dividers must be bypassed. - 6. Measured after the DPLL has locked and settled using a jitter free and wander-free reference to the DPLL. ## 2.16 LVCMOS Output AC/DC Characteristics Table 18. LVCMOS Output AC/DC Characteristics [1] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |--------------------------------|----------------------------|-------------------------------|-------------------------|---------|---------|------| | V <sub>OH</sub> | Output high voltage [2] | I <sub>OH</sub> = -2mA | V <sub>DDO</sub> - 0.45 | - | - | V | | V <sub>OL</sub> | Output low voltage [2] | I <sub>OL</sub> = 2mA | - | - | 0.45 | V | | V <sub>OH</sub> | Output high voltage [2] | I <sub>OH</sub> = -100μA | V <sub>DDO</sub> - 0.2 | - | - | V | | V <sub>OL</sub> | Output low voltage [2] | I <sub>OL</sub> = 100μA | - | - | 0.2 | V | | I <sub>OZ</sub> | Output leakage current | Outputs tri-stated | -5 | - | 5 | μΑ | | Z <sub>OUTDC</sub> | DC output impedance | At 25°C | - | 17 | - | Ω | | t <sub>R</sub> /t <sub>F</sub> | Rise/Fall time, 20% to 80% | - | 140 | 214 | 295 | ps | | | | From APLL, even IOD divide | 47 | 50 | 55 | | | | | From APLL, odd IOD divide ≥ 3 | 49 | 52 | 55 | | | t <sub>DC</sub> | Output duty cycle | From FOD, even IOD divide | 47 | 50 | 51 | % | | | | From FOD, odd IOD divide ≥ 3 | 50 | 50 | 51 | | | | | From FOD with IOD divide = 1 | 46 | 49 | 52 | | <sup>1.</sup> Measured with outputs terminated with $50\Omega$ to $V_{DDO}/2$ . <sup>2.</sup> These values are compliant with JESD8-7A. # 2.17 LVDS Output AC/DC Characteristics Table 19. LVDS Output AC/DC Characteristics [1] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |--------------------------------|-----------------------------------|-------------------------------|---------|---------|---------|------| | | | out_boost = 0x0 | 266 | 373 | 440 | | | \/ | Output voltage swing [2] | out_boost = 0x1 | 336 | 448 | 521 | mV | | $V_{OD}$ | Output voltage swing (=) | out_boost = 0x2 | 330 | 440 | 521 | IIIV | | | | out_boost = 0x3 | 392 | 501 | 586 | | | | | out_boost = 0x0 | 1188 | 1227 | 1306 | | | V | Offset voltage | out_boost = 0x1 | 1084 | 1163 | 1241 | mV | | V <sub>OS</sub> | Oliset voltage | out_boost = 0x2 | 1004 | 1103 | 1241 | IIIV | | | | out_boost = 0x3 | 1005 | 1114 | 1185 | | | | | out_boost = 0x0 | - | 3 | 33 | | | $\Delta V_{OS}$ | Change in VOS between | out_boost = 0x1 | | 4 | 39 | mV | | ΔVOS | complimentary output states | out_boost = 0x2 | -<br> | 4 | 39 | | | | | out_boost = 0x3 | - | 3 | 46 | | | | | out_boost = 0x0 | 65 | 179 | 415 | | | t <sub>R</sub> /t <sub>F</sub> | Rise/Fall time, 20% to 80% | out_boost = 0x1 | 73 | 177 | 404 | ps | | 'R/'F | Nise/Fail time, 20 % to 60 % | out_boost = 0x2 | 73 | 177 | 404 | μs | | | | out_boost = 0x3 | 76 | 176 | 385 | | | | | From APLL, even IOD divide | 46 | 50 | 52 | | | | t <sub>DC</sub> Output duty cycle | From APLL, odd IOD divide ≥ 3 | 48 | 50 | 50 | | | t | | From APLL with IOD divide = 1 | 43 | 48 | 51 | % | | t <sub>DC</sub> | Output duty Cycle | From FOD, even IOD divide | 49 | 50 | 51 | /0 | | | | From FOD, odd IOD divide ≥ 3 | 50 | 50 | 51 | | | | | From FOD with IOD divide = 1 | 46 | 49 | 52 | | <sup>1.</sup> Terminated with $100\Omega$ across OUTx and nOUTx. <sup>2.</sup> Single-ended measurement. # 2.18 HCSL Output AC/DC Characteristics Table 20. HCSL Output AC/DC Characteristics [1] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |--------------------------------|----------------------------|-------------------------------|---------|---------|---------|------| | | | out_boost = 0x0 | 673 | 801 | 960 | | | V <sub>OVS</sub> [2] | Output valtage owing | out_boost = 0x1 | 745 | 930 | 1125 | mV | | A OAS 1-1 | Output voltage swing | out_boost = 0x2 | 745 | 930 | 1125 | IIIV | | | | out_boost = 0x3 | 1100 | 995 | 1211 | | | $V_{CM}$ | Common mode | out_boost = Any | 387 | 414 | 441 | mV | | t <sub>R</sub> /t <sub>F</sub> | Rise/Fall time, 20% to 80% | out_boost = Any | 153 | 250 | 370 | ps | | | | From APLL, even IOD divide | 47 | 49 | 51 | | | | | From APLL, odd IOD divide ≥ 3 | 48 | 49 | 51 | | | | Output duty avala | From APLL with IOD divide = 1 | 44 | 47 | 51 | % | | t <sub>DC</sub> | Output duty cycle | From FOD, even IOD divide | 49 | 50 | 51 | 70 | | | | From FOD, odd IOD divide ≥ 3 | 49 | 50 | 51 | | | | | From FOD with IOD divide = 1 | 47 | 50 | 52 | | <sup>1.</sup> Terminated with $50\Omega$ to ground on each of OUTx and nOUTx. # 2.19 CML Output AC/DC Characteristics Table 21. CML Output AC/DC Characteristics [1] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |---------------------------------|----------------------------|-------------------------------|---------|---------|---------|------| | V <sub>OH</sub> | Output high voltage | - | - | 1800 | - | mV | | | | out_boost = 0x0 | 676 | 766 | 831 | | | V [2] | Output voltage ewing | out_boost = 0x1 | 790 | 901 | 993 | mV | | V <sub>OVS</sub> <sup>[2]</sup> | Output voltage swing | out_boost = 0x2 | 790 | 901 | 993 | IIIV | | | | out_boost = 0x3 | 860 | 983 | 1093 | | | t <sub>R</sub> /t <sub>F</sub> | Rise/Fall time, 20% to 80% | out_boost = Any | 171 | 249 | 320 | ps | | | | From APLL, even IOD divide | 48 | 50 | 51 | | | | | From APLL, odd IOD divide ≥ 3 | 49 | 50 | 51 | | | 4 | Output duty avala | From APLL with IOD divide = 1 | 44 | 47 | 50 | % | | t <sub>DC</sub> | Output duty cycle | From FOD, even IOD divide | 46 | 49 | 52 | 70 | | | | From FOD, odd IOD divide ≥ 3 | 49 | 50 | 51 | | | | | From FOD with IOD divide = 1 | 47 | 49 | 51 | | <sup>1.</sup> Terminated with $50\Omega$ to $V_{DDOx}$ on each of OUTx and nOUTx. <sup>2.</sup> Differential measurement. <sup>2.</sup> Differential measurement. # 2.20 Power Supply Current Table 22. Power Supply Current [1] | Symbol | Parameter | | Condition | Typical | Maximum | Unit | |----------------------------------|----------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------|---------|---------|-------| | I <sub>DD_CLK</sub> | Supply current for V <sub>DD CLK</sub> | supplied to a | ] enabled, single ended and<br>DPLL, Time Sync TDC enabled,<br>I to the TDCAPLL | 28 | 55 | mA | | | 35_55 | All CLKIN[3:0 to a DPLL | ] enabled, differential and supplied | 29 | 32 | | | I <sub>DDXO_DCD</sub> | Supply current for V <sub>DDXO_DCD</sub> | V <sub>DDXO_DCD</sub> = 1.89V | | 49 | 54 | mA | | I <sub>DD_VCO</sub> | Supply current for V <sub>DD_VCO</sub> | V <sub>DD_VCO</sub> = 1. | 89V | 162 | 171 | mA | | | | V <sub>DD_DIG</sub> = 1.8<br>I <sub>DD_FODDIGBA</sub> | 39V, All FODs off<br>SE | 40 | 46 | | | I <sub>DD_DIG</sub> | Supply current for V <sub>DD_DIG</sub> | V <sub>DD_DIG</sub> = 1.8<br>Current adde<br>I <sub>DD_PERFODD</sub> | r for one FOD at 120MHz | 7 | 11 | mA | | | | | 39V or 3.465V<br>r for one FOD at 793MHz<br>RMHZ | 9 | 15 | | | | | V <sub>DDOx_FODx</sub> = Current with t | | 3 | 5 | | | I <sub>DD_FODx</sub> | Supply current for V <sub>DDOx_FODx</sub> <sup>[2]</sup> | V <sub>DDOx_FODx</sub> = Current adde | = 1.89V<br>r for one FOD at 120MHz | 42 | 47 | mA | | | | V <sub>DDOx_FODx</sub> =<br>Current adde<br>IFODDIG793 | r for one FOD at 793MHz | 51 | 57 | | | I <sub>DD_REP</sub> | Supply current for V <sub>DD_REP</sub> | V <sub>DD_REP</sub> = 1. | 89V | 8 | 9 | mA | | I <sub>DD_FAN</sub> | Supply current for V <sub>DD_FAN</sub> | V <sub>DD_FAN</sub> = 1. | 89V | 122 | 156 | mA | | | | | out_boost = 0x0 | 24 | 29 | | | I <sub>DDOx</sub> [3] | Supply current for V <sub>DDOx</sub> | HCSL<br>mode, | out_boost = 0x1 | 27 | 32 | mA | | י אטטטי | Supply surrent for VDDOX | 245.76MHz | out_boost = 0x2 | 21 | 32 | IIIA | | | | | out_boost = 0x3 | 28 | 34 | | | | | | out_boost = 0x0 | | | | | I <sub>DDOx</sub> [3] | Supply current for V <sub>DDOx</sub> | LVDS mode, | out_boost = 0x1 | 14 | 18 | mA | | ODOX | Cupply cultone for VDDOX | 245.76MHz | out_boost = 0x2 | | 10 | | | | | | out_boost = 0x3 | | | | | | | | out_boost = 0x0 | | | | | I <sub>DDOx</sub> <sup>[3]</sup> | Supply current for V <sub>DDOx</sub> | CML mode, | out_boost = 0x1 | 2 | 11 | mA | | YOUU | 17F-7 DDOX | 245.76MHz | out_boost = 0x2 | _ | | ***** | | | | | out_boost = 0x3 | | | | | I <sub>DDOx</sub> [3] | Supply current for V <sub>DDOx</sub> | LVCMOS | out_cmos_same_phase = 0x0 | 3 | 29 | mA | | | - | mode | out_cmos_same_phase = 0x1 | 3 | 36 | ***** | | I <sub>DDOx</sub> [3] | Supply current for V <sub>DDOx</sub> | Output disabl | ed | 2 | 5 | mA | $<sup>1. \ \</sup> Internal \ dynamic \ switching \ current \ at \ maximum \ f_{OUT} \ is \ included, \ unless \ otherwise \ noted.$ <sup>2.</sup> For $I_{\mbox{\scriptsize DD\_FOD0}}$ this value does not include supply currents for GPIO outputs. <sup>3.</sup> Measured with outputs unloaded. ## 2.21 GPIO, Serial Port, and nMR DC Electrical Characteristics Table 23. GPIO, Serial Port, and nMR DC Electrical Characteristics [1][2][3][4] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |-----------------|---------------------|--------------------------|-------------------------|---------|------------------------|------| | V <sub>IH</sub> | Input high voltage | - | 0.6 x V <sub>DDx</sub> | - | V <sub>DDx</sub> + 0.3 | V | | V <sub>IL</sub> | Input low voltage | - | -0.3 | - | 0.4 x V <sub>DDx</sub> | V | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = -2mA | V <sub>DDx</sub> - 0.45 | - | V <sub>DDx</sub> + 0.3 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 2mA | - | - | 0.45 | V | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = -100μA | V <sub>DDx</sub> - 0.2 | - | V <sub>DDx</sub> + 0.3 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 100μA | - | - | 0.2 | V | - 1. Applies to GPIO[4:0], SCL\_SCLK, SDA\_SDIO, SDO\_A1, nCS\_A0, and nMR. - 2. Input specifications refer to pins acting as inputs, output specifications refer to pins acting as outputs. - V<sub>DDx</sub> refers to V<sub>DD\_DIG</sub> for SCL\_SCLK, SDA\_SDIO, SDO\_A1, and nCS\_A0; and it refers to V<sub>DD\_FOD0</sub> for GPIO[4:0] and nMR (see Pin Assignments). - 4. Values are compliant with JESD8-7A. ## 2.22 CMOS GPIO, Serial Port, and nMR Common Electrical Characteristics Table 24. CMOS GPIO, Serial Port, and nMR Common Electrical Characteristics [1][2][3] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |-----------------|----------------------------|-----------------------------------------------------------------------------------------------|---------|---------|---------|------| | I <sub>IL</sub> | Input leakage current | Does not include input pull-up/pull-down resistor current. $V_{IL} = 0V$ , $V_{IH} = V_{DDx}$ | -50 | - | 50 | μА | | R <sub>P</sub> | Pull-up/pull-down resistor | If enabled | - | 53 | - | kΩ | - 1. Applies to GPIO[4:0], SCL SCLK, SDA SDIO, SDO A1, nCS A0, and nMR. - 2. Input specifications refer to pins acting as inputs, output specifications refer to pins acting as outputs. - $3. \quad V_{DDx} \text{ refers to } V_{DD\_DIG} \text{ for GPIO} \text{[4:0], and it refers to } V_{DD\_FOD0} \text{ for SCL\_SCLK, SDA\_SDIO, SDO\_A1, nCS\_A0, and nMR (see Pin Assignments)}.$ # 2.23 I<sup>2</sup>C Bus Slave Timing Diagram Figure 5. I<sup>2</sup>C Bus Slave Timing Diagram # 2.24 I<sup>2</sup>C Bus Slave Timing Table 25. I<sup>2</sup>C Bus Slave Timing | Symbol | Parameter | Condition | Minimum | Maximum | Unit | |---------------------|------------------------------------------------|----------------------|---------|---------|------| | f <sub>SCL</sub> | SCL clock frequency | - | 10 | 1000 | kHz | | t <sub>HD:STA</sub> | Hold time after (REPEATED) START Condition | - | 0.26 | - | μs | | t <sub>LOW</sub> | Clock low period | - | 0.5 | - | μs | | t <sub>HIGH</sub> | Clock high period | - | 0.26 | - | μs | | t <sub>SU:STA</sub> | REPEATED START Condition setup time | - | 0.26 | - | μs | | t <sub>HD:DAT</sub> | Data hold time | - | 0 | - | ns | | t <sub>SU:DAT</sub> | Data setup time | - | 50 | - | ns | | t <sub>SU:STO</sub> | STOP condition setup time | - | 0.26 | - | μs | | t <sub>BUF</sub> | Bus free time between STOP and START Condition | - | 0.5 | - | μs | | t <sub>SPIKE</sub> | Noise spike suppression time [1] | i2c_spike_fltr = 0x3 | - | 50 | ns | <sup>1.</sup> Device rejects noise spikes of a duration up to the maximum specified value. # 2.25 I<sup>2</sup>C Bus AC/DC Electrical Characteristics Table 26. I<sup>2</sup>C Bus AC/DC Electrical Characteristics [1] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |------------------|----------------------------------------------------|-----------------------|--------------------------------|---------|------------------------------|------| | V <sub>IH</sub> | High-level input voltage for SCL_SCLK and SDA_SDIO | - | 0.6 x<br>V <sub>DD_DIG</sub> | - | - | ٧ | | V <sub>IL</sub> | Low-level input voltage for SCL_SCLK and SDA_SDIO | - | - | - | 0.4 x<br>V <sub>DD_DIG</sub> | ٧ | | V <sub>HYS</sub> | Hysteresis of Schmitt trigger inputs | - | 0.05 x<br>V <sub>DDD_DIG</sub> | - | - | ٧ | | V <sub>OL</sub> | Low-level output voltage for SDA_SDIO | I <sub>OL</sub> = 4mA | - | - | 0.4 | V | | I <sub>IN</sub> | Input leakage current per pin | - | [2] | 1 | [2] | μΑ | <sup>1.</sup> VOH is governed by the $V_{\text{PUP}}$ , the voltage rail to which the pull-up resistors are connected. <sup>2.</sup> See Table 24. # 2.26 SPI Slave Timing Diagrams Figure 6. SPI Timing Diagrams # 2.27 SPI Slave Timing **Table 27. SPI Slave Timing** | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |------------------|-------------------------------------------------------|---------|---------|---------|------| | f <sub>MAX</sub> | Maximum operating frequency | 0.1 | - | 20 | MHz | | t <sub>PWH</sub> | SCLK pulse width high | 14 | - | - | ns | | t <sub>PWL</sub> | SCLK pulse width low | 14 | - | - | ns | | t <sub>SU1</sub> | nCS setup time to SCLK rising or falling edge | 10 | - | - | ns | | t <sub>HD1</sub> | nCS hold time from SCLK rising or falling edge | 2 | - | - | ns | | t <sub>SU2</sub> | SDIO setup time to SCLK rising or falling edge | 4 | - | - | ns | | t <sub>HD2</sub> | SDIO hold time from SCLK rising or falling edge | 3 | - | - | ns | | t <sub>D1</sub> | Read data valid time from SCLK rising or falling edge | 4.7 | - | 7.4 | ns | | t <sub>D2</sub> | SDIO read data Hi-Z time from CS high [1] | - | - | 14.5 | ns | <sup>1.</sup> This is the time until the device releases the signal. Rise time to any specific voltage is dependent on pull-up resistor strength and PCB trace loading. ## 3. Functional Description #### 3.1 Overview The RC38208/RC38108 is an ultra-low phase noise radio synchronizer, multi-frequency clock synthesizer, and digitally controlled oscillator (DCO). This flexible, low-power device outputs clocks with ultra-low, in-band phase noise and spurious for 4G and 5G RF transceivers and with jitter below 25fs-rms for 112Gbps and 224Gbps SerDes. The RC38208/RC38108 both have two differential clock inputs and eight differential clock outputs. The RC38208 provides two digital PLLs (DPLL) and the RC38108 provides one DPLL. Both devices provide an ultra-low phase noise analog PLL (APLL) based clock synthesizer, and three low phase noise fractional output divider (FOD) based clock synthesizers. For device block diagrams, see Figure 2 and Figure 3. The differential clock inputs can each be configured as two single-ended inputs. The clock inputs can operate at frequencies up to 1GHz for differential and 250MHz for single-ended. Six of the differential outputs can be configured for LVDS, HCSL (AC-LVPECL), or CML. Two of the differential outputs can be configured as LVDS or HCSL (AC-LVPECL) outputs, or they can each be configured as two LVCMOS outputs. The LVDS and HCSL (AC-LVPECL) outputs can operate at frequencies up to 1GHz, the CML outputs can operate at frequencies up to 2.5GHz, and the LVCMOS outputs can operate at frequencies up to 250MHz. ## 3.2 Device Frequency Reference The RC38208/RC38108 requires a device frequency reference. The frequency reference must support the phase noise, frequency accuracy, and frequency stability requirements of the intended application. The frequency reference can be implemented using an external crystal resonator connected between the XIN and XOUT pins and the device oscillator circuitry. Alternatively, an external oscillator can be connected to the XIN pin to overdrive the internal oscillator circuitry. If a crystal resonator is used for the frequency reference, the resonant frequency must be from 25MHz to 80MHz. If an external oscillator is used, it must provide a low-phase noise clock with frequency from 25MHz to 100MHz. For frequency reference requirements, see Table 12 and Table 13. For all applications, the phase noise of the frequency reference, after filtering by the APLL, is the minimum phase noise that will appear on all clocks output by the device. For DPLL applications, the accuracy of the frequency reference determines the frequency accuracy of the reference monitors and free-running clocks. The stability of the frequency reference determines the holdover stability of the DPLL and it affects the lowest filtering bandwidth the DPLL can support. For DCO applications, the accuracy of the frequency reference determines the frequency accuracy of the freerunning clocks. The stability of the frequency reference determines the stability of the DCO clocks when a source of synchronization is not available, and it affects the lowest filtering bandwidth that a filtering algorithm can support. The accuracy of the frequency reference should be chosen to meet the free-running frequency accuracy requirements of the application (see Table 28 for examples) and to allow sufficient APLL frequency steering range for a DPLL or DCO to lock the APLL to its reference and to track reference noise. The available APLL frequency steering range ( $\pm F_{STEER}$ ) is determined by the following expression: $F_{STEER} = |F_{TOL}| - |F_{ACC}|$ ; where $F_{ACC}$ is the accuracy of the frequency reference. See Table 12 for the value of $F_{TOL}$ and for additional details. Table 28. Recommended Free-Running Frequency Accuracy by Application | Application | Recommended Free-Running Frequency Accuracy (PPM) | |----------------------------------------------------------------------------------|---------------------------------------------------| | PCIe Free-running clock synthesizer | ±100 | | Most Ethernet types Jitter attenuator or free-running clock synthesizer | ±100 | | 800GBASE-xR8, 10GBASE-T Jitter attenuator or free-running clock synthesizer | ±50 | | 100GBASE-ZR, 10GBASE-W Jitter attenuator or free-running clock synthesizer | ±20 | | ITU-T G.8262, G.8262.1<br>SEC, EEC, OEC, eSEC, eEEC, eOEC | ±4.6 | | <b>ITU-T G.8273.2, G.8273.3</b><br>T-BC, T-TSC, T-BC-A, T-TSC-A, T-BC-P, T-TSC-P | ±4.6 | ### 3.3 Analog PLL The internal APLL has a bandwidth of approximately 1MHz, it locks to the frequency reference and synthesizes an ultra-low phase noise clock of virtually any frequency from 9.70GHz to 10.40GHz, or from 9.30GHz to 10.0GHz, depending on the version of the device. The APLL inherits the frequency accuracy of the frequency reference and this determines the free-run frequency accuracy of the device. The APLL can be assigned as the primary synthesizer for DPLL0 and its FFO can be steered by DPLL0. When DPLL0 is locked to a reference, the APLL output clock and its derivatives have the same long-term frequency accuracy as the reference. The APLL output clock is pre-divided by 2, 3, 5, or 7 and is available to the integer output dividers (IOD). The pre-divided APLL clock is available directly to IOD[5:1]; it is also available via cross-connect to IOD[10:6]. The undivided APLL clock is supplied to FOD[3:0]. ## 3.4 Integer Output Dividers Each IOD divides its input clock by a programmable 23-bit integer value. ## 3.5 Fractional Output Dividers The FODs divide the APLL clock to synthesize low phase noise clocks with programmable frequencies. The FODs are capable of integer division, rational division (i.e., M/N), and fractional division with 1 part per trillion frequency resolution. The FOD output clocks are available via cross-connect to IOD[10:6]. When configured for fractional division, the FODs can operate as DCOs, and they can cancel digital frequency adjustments made to the APLL via the Combo Bus so that their output frequencies are virtually unaffected by digital steering of the APLL. The frequency steering range of the FODs is ±244PPM. ## 3.6 Divider Synchronization For each DPLL, the feedback divider is synchronized with the IODs selected to divide the output of its synthesizer. The rising edges of clocks from these dividers will be aligned for every Nth rising edge of the synthesizer clock, where N is the lowest common multiple of the accumulated divide ratios along the paths from the synthesizer to the divider outputs. Consider the following example: DPLL0 uses the APLL as its synthesizer. The DPLL is locked to a 1kHz input reference and the APLL is operating at 10GHz. The pre-divider supplies a 5GHz clock to IOD1, IOD2, and the DPLL feedback divider. IOD1 uses a divide ratio of 40 to produce a 125MHz clock, IOD2 uses a divide ratio of 625,000 to produce an 8kHz clock, and the DPLL feedback divider uses a divide ratio of 5,000,000 to produce 1kHz at the DPLL phase detector. In this example, the lowest common multiple of the divisors along the three paths is 10,000,000. Therefore, the outputs of IOD1 and IOD2 will be aligned with the input reference once for every 10,000,000 edges of the 10GHz clock. In other words, the 1kHz reference, the 8kHz and the 125MHz clocks will be aligned for every edge of the 1kHz input reference (excluding the effects of reference noise and DPLL filtering). ## 3.7 Digital PLLs Up to four of the clock inputs can be selected as inputs for the reference monitors and the DPLL reference selection multiplexer. The DPLLs can lock to reference frequencies from 1kHz to 33MHz; clock inputs with frequencies above 33MHz must be divided using the internal reference dividers. Each DPLL steers its respective synthesizer (APLL or FOD) using digital frequency control words via the Combo Bus. The DPLLs support loop filter settings from 1mHz to 1kHz. In DCO mode, the DPLLs do not lock to an input reference and its frequency is steered by external software instead. The DPLLs operate in five states: Free-run, Acquire, Normal, Holdover, and Hitless Switch. #### 3.7.1 DPLL Free-Run State In the Free-run state, a DPLL does not generate frequency control words and its respective synthesizer operates based on the frequency reference, and, if so configured, on information from other channels via the Combo Bus. #### 3.7.2 DPLL Acquire State In the Acquire state, a DPLL tracks the selected qualified reference with the acquisition bandwidth and damping factor settings until the DPLL declares lock. The acquisition bandwidth and damping factor can be configured to accelerate the locking process. When a DPLL achieves lock it automatically transitions to the Normal state. #### 3.7.3 DPLL Normal State In the Normal state, a DPLL tracks the selected reference with the normal locking bandwidth and damping factor settings. The normal bandwidth and damping factor can be configured to meet the filtering requirements of the intended application. In the Normal state, the long-term FFO of the DPLL synthesizer output clocks is the same as the long-term FFO of the reference and no cycle slips will occur. #### 3.7.4 DPLL Holdover State In the Holdover state, a DPLL outputs digital frequency control words based on data acquired while in the Normal state so that its synthesizer outputs accurate frequencies when a reference is not provided to the DPLL. While a DPLL is in the Holdover state, its synthesizer operates based on the frequency reference, the DPLL holdover data, and, if so configured, on information from other channels via the Combo Bus. #### 3.7.5 DPLL Hitless Switch State In the Hitless Switch state, the DPLL enters Holdover and measures the phase offset between the selected reference and the DPLL feedback clock. The measured phase offset is stored by the DPLL and is used to minimize the phase transient at the output of the DPLL when it locks to the new reference. #### 3.8 DPLL External Feedback In some applications it is useful to use an external feedback path from the synthesizer to the DPLL. The DPLL reference selection multiplexer can select one of the external references for use as the feedback clock for the DPLL. When external feedback is used, the feedback clock must have the same frequency as the selected DPLL reference. ## 3.9 DPLL Reference Switching The active reference for a DPLL is determined by forced selection or by automatic selection based on user-programmed priorities, locking allowances, reference monitors, revertive and non-revertive settings, and GPIO LOS inputs. A DPLL will act to close phase differences between the selected reference and the feedback clock. A step change in the phase difference can occur when a new reference is selected while the DPLL is in the Acquire state or the Normal state, or when the DPLL exits the Holdover state and enters the Acquire state. The resulting phase transient is filtered by the DPLL loop filter and the phase slope limiter, and there will not be any instantaneous phase steps or glitches on the device outputs. #### 3.9.1 Hitless Reference Switching Hitless reference switching causes a DPLL to ignore the phase difference between the newly selected reference and the DPLL feedback clock; the DPLL will track the FFO of the newly selected reference. When hitless reference switching is enabled – and a DPLL is in the Acquire state or the Normal state, and the selected reference is changed – the DPLL enters the Holdover state and measures the phase offset between the newly selected reference and the DPLL feedback clock. The measured phase offset is stored and is subtracted from later phase offsets measured by the DPLL phase detector. The DPLL then enters the Acquire state. When the DPLL is in the Holdover state due to a reference failure or any other reason, hitless reference switching can be used when entering the Acquire state. ## 3.9.2 Aligned Reference Switching Hitless reference switching does not allow a deterministic phase relationship to exist between the DPLL reference and its output clocks. When a deterministic phase relationship is needed, hitless reference switching should not be enabled so that the DPLL can align its output clocks with the DPLL reference. #### 3.10 Reference Monitors The references can be continually monitored for loss of signal and for frequency offset per user programmed thresholds. #### 3.11 SYSREF The RC38208/RC38108 includes a SYSREF controller that can output SYSREF signals on any of OUT[10:1]. The SYSREF controller can be configured to generate a continuous stream of SYSREF pulses triggered by a signal on a level-sensitive GPIO, active high or active low. Continuous SYSREF generation can also be controlled by a register bit. The SYSREF controller can be configured to generate a programmable number, from 1 to 255, of SYSREF pulses triggered by a signal on an edge-sensitive GPIO. The GPIO can be programmed to be rising or falling edge sensitive. A programmable number of SYSREF pulses can also be triggered by writing a register bit. A single RC38208/RC38108 device can control several other connected RC38208/RC38108 devices so that they all generate simultaneous and aligned SYSREF signals. The controlling device can be triggered as described above. #### 3.12 Time Sync The RC38208/RC38108 includes a Time Sync block that enables external software to monitor and control phase and time alignment of the device with external signals and devices. The time of day (TOD) and Synthesis block synthesizes a time clock with a frequency between 10MHz and 250MHz. The block includes a 60-bit addressable TOD accumulator that counts time clock pulses and generates sync pulses with a frequency between 0.5Hz and 8kHz. The phase of the time sync pulses can be controlled by external software without disturbing the time clock. Any one of the FODs can be used to control the frequency of time clock. The time clock and time sync signals are available on any of OUT[10:8]. A time-to-digital converter (TDC) is provided to make precision phase and time comparisons between external signals, between internal signals, or between internal and external signals with frequencies between one-time-event and 33MHz. Internal signals available to the TDC are the time clock, time sync, and the DPLL feedback clocks. The precision of the TDC is better than 100ps. #### 3.13 Status and Control All control and status registers are accessed through a 1MHz I<sup>2</sup>C or 20MHz SPI slave microprocessor interface. The device can automatically load a configuration from internal one time programmable (OTP) memory. Alternatively, the I<sup>2</sup>C master interface can automatically load a configuration from an external EEPROM after reset. For more information about the device's registers, please contact Renesas Technical Support. ## 4. Applications Information #### 4.1 Power Considerations There are no power supply sequencing requirements; however, if $V_{DDOx}$ or $V_{DD\_CLK}$ reach 90% of $V_{DD}$ nominal after $V_{DD\_DIG}$ then a soft reset or a master reset must be initiated to ensure the output dividers are synchronized. For power and current consumption calculations, see the Renesas IC Toolbox (RICBox) software tool. #### 4.2 Power-On Reset and Reset Controller Upon power-up, an internal power-on reset (POR) signal is asserted 20ms after the $V_{DDXO}$ , $V_{DD\_DCD}$ , and $V_{DDD33\_DIG}$ supplies all reach 90% of $V_{DD}$ nominal. The first master reset sequence is initiated when POR is asserted and the voltage level on the nMR pin is high. After the first master reset sequence is initiated, another master reset sequence can be initiated by taking the voltage level on the nMR pin low and then high while POR remains asserted (see Figure 7). To ensure a master reset sequence is initiated, the voltage level on the nMR pin must be held low for at least 20ns before transitioning high. To ensure deterministic behavior, voltage level transitions on the nMR pin must be monotonic between minimum $V_{IH}$ and maximum $V_{II}$ (see Table 23). #### Notes: - Requires 1 from logical nMR for the first master reset sequence - Requires 0 to 1 transition from logical nMR after the first master reset sequence has been initiated Figure 7. Master Reset Sequence Initiation The nMR pin has an internal pull-up that can be left to float, or it can optionally be externally pulled high or low. If nMR is high when the internal POR is asserted, the reset controller will initiate a master reset sequence. If nMR is low when the internal POR is asserted, the reset controller will not initiate a master reset sequence until nMR is taken high. During the master reset sequence all clock outputs are initially disabled and will be enabled during the reset sequence at a point depending on the out\_startup bits. Disabled differential outputs will have OUTx = low and nOUTx = high. Disabled LVCMOS outputs with cmos\_same\_phase = 1 will have OUTx = low and nOUTx = low. Disabled LVCMOS outputs with cmos\_same\_phase = 0 will have OUTx = low and nOUTx = high. The serial ports are accessible when the device\_ready\_sts register bit is set to 0x1. Any GPIO can be configured to indicate the state of the device\_ready\_sts register bit by setting the associated gpio\_func register field to 0x18. When a reset sequence completes, the rst\_done\_sts register bit is set to 0x1. When a configuration is loaded from EEPROM, the voltage level on the nMR pin must be held high from the time a master reset sequence is initiated until after the EEPROM transactions have completed, as indicated when the device ready sts bit is set to 1. Any GPIO can be configured to indicate the state of the device ready sts bit. ## 4.3 Recommendations for Unused Input and Output Pins #### 4.3.1 CLKIN/nCLKIN Pins Unused CLKIN/nCLKIN pins should be left to float. Renesas recommends that CLKIN/nCLKIN inputs that are connected but not used, should not be driven with active signals. #### 4.3.2 LVCMOS Control Pins LVCMOS control pins have internal pull-up resistors. Additional $1k\Omega$ pull-up resistors can be added but are not required. #### 4.3.3 LVCMOS Output Pins Unused LVCMOS outputs must be left to float. Renesas recommends that no trace should be attached. Unused LVCMOS outputs should be configured to a high-impedance state to prevent noise generation. #### 4.3.4 Differential Output Pins Unused differential outputs must be left to float. Renesas recommends that no trace should be attached. Both sides of a differential output pair should be either left to float or terminated. ## 4.4 Overdriving the Crystal Interface When overdriving the crystal interface, the XOUT pin is left to float and the XIN input is overdriven by an AC coupled LVCMOS driver, or by one side of an AC coupled differential driver. The XIN pin is internally biased to 0.6V. The voltage swing on XIN should be between 0.5V peak-to-peak and 1.2V peak-to-peak, and the slew rate should not be less than 0.2V/ns. Figure 8 shows a 1.8V or 2.5V LVCMOS driver overdriving the XIN pin. For $V_{DD}$ = 1.8V, considering the output impedance of the driver ( $R_O$ ), the values of the series resistance ( $R_S$ ) and $R_1$ should be chosen so that the voltage swing on XIN will be below 1.2V peak-to-peak. For $V_{DD}$ = 2.5V the sum of the output impedance of the driver ( $R_O$ ) and the series resistance ( $R_S$ ) can be made higher than $R_1$ so that the voltage swing on XIN will be below 1.2V peak-to-peak. Figure 8. LVCMOS Driver to Crystal Input Interface Figure 9 shows one side of an LVPECL driver overdriving the XIN pin. Figure 9. LVPECL Driver to Crystal Input Interface ## 4.5 Differential Output Termination The RC38208/RC38108 programmable differential clock outputs support LVDS, HCSL, and CML. Receivers that support LVDS, HCSL, or CML can be direct-coupled with RC38208/RC38108 outputs. Differential receiver types other than LVDS, HCSL, or CML can be AC-coupled. The RC38208/RC38108 differential clock outputs support selectable internal termination resistors as shown in Figure 10. The value of resistors $R_{O1}$ , $R_{O2}$ , $R_{O3}$ , and $R_{O4}$ is $50\Omega$ . Figure 10. Internal Termination Resistors for Differential Drivers Note: Some receivers are equipped with internal terminations that can include the following: trace termination, voltage biasing, and AC-coupling. Consult with the receiver specifications to determine if the termination components shown in this section are needed. #### 4.5.1 Direct-Coupled HCSL Termination For HCSL receivers, RC38208/RC38108 clock outputs should be configured for HCSL, and the devices should be direct-coupled. The RC38208/RC38108 supports several programmable HCSL voltage swing options. Figure 11 shows an HCSL driver direct-coupled with an HCSL receiver and configured for internal source termination. The RC38208/RC38108 supports source termination, with an internal $50\Omega$ resistors to ground at the transmitter. Resistor R<sub>1</sub> is optional and is used to improve impedance matching. If R<sub>1</sub> is used, it will reduce the amplitude at the receiver by 50%, this can be mitigated by adjusting the output amplitude of the driver. Figure 11. HCSL Source Termination Using Internal Termination Figure 12 shows an HCSL driver direct-coupled with an HCSL receiver using end termination. Figure 12. HCSL End Termination #### 4.5.2 Direct-Coupled LVDS Termination For LVDS receivers, RC38208/RC38108 clock outputs should be configured for LVDS, and should be direct-coupled. The RC38208/RC38108 supports several programmable LVDS voltage swing and common mode options. Figure 13 shows an LVDS driver direct-coupled with an LVDS receiver. The recommended value for the termination resistor ( $R_1$ ) is between $90\Omega$ and $132\Omega$ . The actual value should be selected to match the differential impedance ( $Z_0$ ) of the transmission line. To avoid transmission-line reflection issues, $R_1$ should be surfacemounted and placed as close to the receiver as practical. Figure 13. LVDS Termination #### 4.5.3 Direct-Coupled CML Termination For CML receivers, RC38208/RC38108 clock outputs should be configured for CML, and should be direct-coupled. The RC38208/RC38108 supports several programmable CML voltage swing options. Figure 14 shows a CML driver direct-coupled with a CML receiver. Figure 14. Direct-Coupled CML Termination ### 4.5.4 AC-Coupled Differential Termination For AC-coupled differential terminations, the RC38208/RC38108's clock outputs should be configured for HCSL and the HCSL driver should be configured with a voltage swing appropriate for the receiver. The RC38208/RC38108 supports several programmable HCSL voltage swing options. Figure 15 shows an HCSL driver configured for internal termination and AC-coupled with a differential receiver with external termination resistors and biasing. Resistors $R_1$ , $R_2$ , $R_3$ , and $R_4$ should be selected to provide the appropriate bias voltage for the receiver. Consult receiver specifications for input swing and bias requirements. An optional resistor ( $R_5$ ) can be used to improve impedance matching. If $R_5$ is used, it will reduce the amplitude at the receiver by 50%; this can be mitigated by adjusting the output amplitude of the driver. Figure 15. AC-Coupled Differential Termination For more information on AC-coupling, see Renesas application note AN-953, Quick Guide - Output Terminations. #### 4.5.5 AC-Coupled LVPECL (AC-LVPECL) Termination AC-coupling should be used for LVPECL receivers. For AC-coupled LVPECL (AC-LVPECL) terminations, the RC38208/RC38108 clock outputs should be configured for HCSL. The RC38208/RC38108 supports several programmable HCSL voltage swing options and it should be configured as appropriate for the receiver and termination scheme. Consult receiver specifications for input swing and bias requirements. Figure 16 shows an HCSL driver configured for internal termination driving an AC-LVPECL receiver with internal termination resistors and biasing. Figure 16. AC-LVPECL Termination for LVPECL Receiver with Internal Termination Resistors and Biasing For more information on AC-coupling, see Renesas application note AN-953, Quick Guide - Output Terminations. # 5. Package Outline Drawings The package outline drawings are located at the end of this document and are accessible from the Renesas website. The package information is the most current data available and is subject to change without revision of this document. # 6. Marking Diagram - Lines 1 and 2: part number. - Line 3: - "\$" indicates the mark code. - "YWW" indicates the last digit of the year and work week the part was assembled. - "#" indicates the last three characters of assembly lot. RC38208A - Lines 1 and 2: part number. - Line 3: - · "\$" indicates the mark code. - "YWW" indicates the last digit of the year and work week the part was assembled. - "#" indicates the last three characters of assembly lot. # 7. Ordering Information **Table 29. Ordering Information** | Part Number [1][2] | Package Description | Carrier Type | Temperature Range [3] | |--------------------|---------------------|--------------|-----------------------| | RC38108AyxxGBB#HC0 | 64-BGA, 7 × 7 mm | Таре | -40 to +95°C | | RC38108AyxxGBB#BC0 | 64-BGA, 7 × 7 mm | Tray | -40 to 195 C | | RC38208AyxxGBB#HC0 | 64-BGA, 7 × 7 mm | Таре | -40 to +95°C | | RC38208AyxxGBB#BC0 | 64-BGA, 7 × 7 mm | Tray | -40 to 195 C | - 1. Replace "y" in the part number with "1" for VCO frequency range 9.7GHz to 10.4GHz, or "2" for VCO frequency range 9.3GHz to 10GHz. - 2. Replace "xx" in the part number with the desired pre-programmed configuration code provided by Renesas in response to a custom configuration request or use "00" for unprogrammed parts. - 3. Temperature range refers to board temperature. Table 30. Pin 1 Orientation in Tape and Reel Packaging | Part Number Suffix | Pin 1 Orientation | Illustration | | |--------------------|------------------------|---------------------------------------------------------------------|--| | HC0 | Quadrant 1 (EIA-481-C) | CARRIER TAPE TOPSIDE (Round Sprocket Holes) USER DIRECTION OF FEED | | # 8. Revision History | Revision | Date | Description | | |----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1.03 | Sep 26, 2024 | <ul> <li>Updated the descriptions of pin numbers E3 and F3 in Table 1</li> <li>Updated footnote 2 in Table 19</li> <li>Updated footnote 3 in Table 23</li> <li>Completed other minor changes</li> </ul> | | | 1.02 | Aug 7, 2024 | <ul> <li>Updated I<sub>DD_FODDIGBASE</sub> and I<sub>DD_PERFODDIG</sub> in Table 22.</li> <li>Updated the typical value of I<sub>DDOx</sub> for CML and output disabled in Table 22</li> </ul> | | | 1.01 | Jul 16, 2024 | <ul> <li>Updated the Features list</li> <li>Updated the following tables: Table 14, Table 22, Table 23, Table 24, Table 26, Table 27, and Table 28</li> </ul> | | | 1.00 | Jun 28, 2024 | Initial release. | | Package Code: BJG64 64-BGA 7.00 x 7.00 x 1.09 mm Body, 0.80 mm Pitch PSC-4979-01, Revision: 01, Date Created: Mar 14, 2023 **TOP VIEW** # RECOMMENDED LAND PATTERN (PCB Top View, NSMD Design) #### SIDE VIEW #### **BOTTOM VIEW** Detail C - C' #### NOTES: - 1. JEDEC compatible. - 2. All dimensions are in mm and angles are in degrees. - 3. Use ±0.05 mm for the non-toleranced dimensions. - 4. Numbers in ( ) are for references only. - 5. Pre-reflow solderball diameter is Ø0.45 mm. #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01 Jan 2024) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.