# **ACPL-H342 and ACPL-K342** 2.5 Amp Output Current IGBT Gate Drive Optocoupler with Active Miller Clamp, Rail-to-Rail Output Voltage and UVLO in Stretched SO8



# **Data Sheet**



# **Description**

The ACPL-H342/ACPL-K342 contains an AlGaAs LED, which is optically coupled to an integrated circuit with a power output stage. This optocoupler is ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The high operating voltage range of the output stage provides the drive voltages required by gate controlled devices. The voltage and high peak output current supplied by this optocoupler make it ideally suited for direct driving IGBT with ratings up to 1200V/150A. For IGBTs with higher ratings, the ACPL-H342/ACPL-K342 can be used to drive a discrete power stage which drives the IGBT gate. The ACPL-H342 and ACPL-K342 have the highest insulation voltage of  $V_{\text{IORM}} = 891V$  peak and 1140V peak respectively in the IEC/ EN/DIN EN 60747-5-5.

## **Functional Diagram**



Note: Design Note: A 1 µF bypass capacitor must be connected between pins  $V_{CC}$  and  $V_{EE}$ .

## **Truth Table**



## **Features**

- 2.5 A Maximum Peak Output Current
- 2.0A Minimum Peak Output Current
- Built-in Active Miller Clamp
- Rail-to-Rail Output Voltage
- Fast Propagation Delay to minimize Dead Time
- t<sub>PHL</sub> < t<sub>PLH</sub> to provide "Anti-Cross" Conduction
- LED input threshold current hysteresis
- $\bullet$  I<sub>CC</sub> = 2.5 mA Maximum Supply Current to allow bootstrap power supply
- Under Voltage Lock-Out Protection (UVLO) with Hysteresis
- 40 kV/us Minimum Common Mode Rejection (CMR) at  $V_{CM}$  = 1500 V
- $\bullet$  Wide Operating V<sub>CC</sub> Range: 15 to 30 Volts
- -Industrial Temperature Range: -40°C to 105°C
- Safety Approval:
	- UL Recognized 3750/5000 V<sub>RMS</sub> for 1min.
	- CSA
	- $-$  IEC/EN/DIN EN 60747-5-5 V<sub>IORM</sub> = 891/1140 Vpeak

## **Applications**

- IGBT/MOSFET Gate Drive
- -AC and Brushless DC Motor Drives
- $\bullet$ Renewable Energy Inverters
- Industrial Inverters
- Switching Power Supplies

*CAUTION:* It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

# **Ordering Information**

ACPL-H342 is UL Recognized with 3750 VRMS for 1 minute per UL1577.



ACPL-K342 is UL Recognized with 5000 VRMS for 1 minute per UL1577.

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

## **Example 1:**

ACPL-H342-560E to order product of Stretched SO-8 Surface Mount package in Tape and Reel packaging with IEC/EN/ DIN EN 60747-5-5 Safety Approval and RoHS compliant.

## **Example 2:**

ACPL-K342-000E to order product of Stretched SO-8 Surface Mount package in Tube packaging with UL 5000 VRMS/1 minute and RoHS compliant.

Option datasheets are available. Contact your Avago sales representative or authorized distributor for information.

# **Package Outline Drawings**

**ACPL-H342 Outline Drawing**



Dimensions in Millimeters [Inches]

#### **ACPL-K342 Outline Drawing**



Dimensions in Millimeters [Inches]

# **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non- Halide Flux should be used.

## **Regulatory Information**

The ACPL-H342 / ACPL-K342 is approved by the following organizations:

## **UL**

Recognized under UL 1577, component recognition program up to  $V_{\text{ISO}} = 3750 V_{\text{RMS}}$  (ACPL-H342) and  $V_{\text{ISO}} = 5000 V_{\text{RMS}}$ (ACPL-K342), File 55361

# **CSA**

CSA Component Acceptance Notice #5, File CA 88324

# **IEC/EN/DIN EN 60747-5-5 (ACPL-H342/K342 Option 060 Only)**

Maximum Working Insulation Voltage Viorm = 891 V<sub>peak</sub> (ACPL-H342) and Viorm = 1140 V<sub>peak</sub> (ACPL-K342)



## **Table 1. IEC/EN/DIN EN 60747-5-5 Insulation Characteristics\* (ACPL-H342 / ACPL-K342 Option 060)**

\* Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section, (IEC/EN/ DIN EN 60747-5-5) for a detailed description of Method a and Method b partial discharge test profiles.

Note:

These optocouplers are suitable for "safe electrical isolation" only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits. Surface mount classification is Class A in accordance with CECC 00802.

#### **Table 2. Insulation and Safety Related Specifications**



Notes:

1. All Avago data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered. There are recommended techniques such as grooves and ribs which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level.

#### **Table 3. Absolute Maximum Ratings**



### **Table 4. Recommended Operating Conditions**



# **Table 5. Electrical Specifications (DC)**

Unless otherwise noted, all typical values are at  $T_A = 25^{\circ}$ C, V<sub>CC</sub> - V<sub>EE</sub> = 30 V, V<sub>EE</sub> = Ground; all Minimum/Maximum specifications are at Recommended Operating Conditions (T<sub>A</sub> = -40 to 105°C, I<sub>F(ON)</sub> = 7 to 16 mA, V<sub>F(OFF)</sub> = -3.6 to 0.8 V, V<sub>CC</sub> = 15 to 30 V,  $V_{EE}$  = Ground).



## **Table 6. Switching Specifications (AC)**

Unless otherwise noted, all typical values are at  $T_A = 25^{\circ}$ C, V<sub>CC</sub> - V<sub>EE</sub> = 30 V, V<sub>EE</sub> = Ground; all Minimum/Maximum specifications are at Recommended Operating Conditions ( $T_A = -40$  to 105°C,  $I_{F(ON)} = 7$  to 16 mA,  $V_{F(OFF)} = -3.6$  to 0.8 V, V<sub>CC</sub> = 15 to 30 V,  $V_{EE}$  = Ground).



## **Table 7. Package Characteristics**

Unless otherwise noted, all typical values are at  $T_A = 25^{\circ}C$ ; all Minimum/Maximum specifications are at Recommended Operating Conditions.



Thermal Resistance

The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or Avago Technologies Application Note 1074 entitled "Optocoupler Input-Output Endurance Voltage."

Notes:

1. Derate linearly above 70°C free-air temperature at a rate of 0.3 mA/°C.

2. Maximum pulse width  $= 10 \mu s$ 

3. Derate linearly above 85°C free-air temperature at a rate of 5.5 mW/°C.

4. Derate linearly above 85°C free-air temperature at a rate of 6.3 mW/°C. The maximum LED junction temperature should not exceed 125°C.

5. Maximum pulse width  $=$  50 us.

6. In this test V<sub>OH</sub> is measured with a dc load current. When driving capacitive loads V<sub>OH</sub> will approach V<sub>CC</sub> as I<sub>OH</sub> approaches zero amps.<br>7. Maximum pulse width = 1 ms.

8. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥4500 Vrms for 1 second (leakage detection

current limit, I<sub>I-O</sub> ≤5 µA).<br>9. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥6000 Vrms for 1 second (leakage detection current limit,  $I_{1-O} \leq 5 \mu A$ ).

10. Device considered a two-terminal device: pins 1, 2, 3, and 4 shorted together and pins 5, 6, 7, and 8 shorted together.

11. The difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two ACPL-H342 parts under the same test condition.

12. Pins 2 and 4 need to be connected to LED common.

13. Common mode transient immunity in the high state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in the high state (i.e.,  $V_O > 15.0 V$ )

14. Common mode transient immunity in a low state is the maximum tolerable dV<sub>CM</sub>/dt of the common mode pulse, V<sub>CM</sub>, to assure that the output will remain in a low state (i.e.,  $V_O < 1.0 V$ ).

15. This load condition approximates the gate load of a 1200V/150A IGBT.



Figure 1. High Ouput Rail Voltage vs. Temperature. **Figure 2. V<sub>OH</sub> vs. temperature.** 





**Figure 3. I<sub>OH</sub> vs. temperature. Figure 4. I<sub>OH</sub> vs. V<sub>OH</sub>.** 



Figure 5. V<sub>OL</sub> vs. temperature. **All and Secure 1 and Secure 1 and Secure 2 and Secure 1 and Secure 2 an** 















Figure 9. R<sub>DS.OL</sub> vs. temperature. **Figure 10.** I<sub>CC</sub> vs. temperarure.



**2.5 2 ICC - SUPPLY CURRENT -mA** i. **1.5 1 IF = 10 mA for Icch IF = 0 mA for Iccl 0.5 ICCH**  $V_{CC}$  = 30 V  $V_{EE} = 0 V$ **ICCL 0 -40 -30 -20 -10 0 10 20 30 40 50 60 70 80 90 100 TA - TEMPERATURE - °C**





Figure 11. I<sub>CC</sub> vs. V<sub>CC</sub>. **Figure 12. I<sub>FLH</sub> hysteresis.** 









**Figure 15. V**<sub>tCLAMP</sub> vs. temperature. **the example of the CLAMP** of Tigure 16. I<sub>CLAMP</sub> vs. V<sub>tCLAMP</sub>.



Figure 17. Propagation delay vs. V<sub>CC</sub>. **Figure 18. Propagation delay vs. I<sub>F</sub>. Figure 18. Propagation delay vs.** I<sub>F</sub>.

**-0.5 0.0 0.5 1.0 1.5 2.0 2.5 3.0 0 0.5** 1 1.5 2 2.5 **VtCLAMP - CLAMP PIN THRESHOLD - V ICLAMP - CLAMP OUTPUT PEAK CURRENT - A**   $\boxed{\mathsf{T}_\mathsf{A} = 25^\circ \mathsf{C}}$ 







**Figure 19. Propagation delay vs. temperature. Figure 20. Propagation delay vs. Rg.**







**Figure 21. Propagation delay vs. Cg. Figure 22. Input current vs. forward voltage.**



**Figure 23. IOH test circuit.**



Figure 24. I<sub>OL</sub> test circuit.



Figure 25. V<sub>OH</sub> test circuit.



Figure 26. V<sub>OL</sub> test circuit.



Figure 27. I<sub>CLAMP</sub> test circuit.



Figure 28. V<sub>tCLAMP</sub> test circuit.



**Figure 29. IFLH test circuit.**



**Figure 30. UVLO test circuit.**



Figure 31. t<sub>PLH</sub>, t<sub>PHL</sub>, t<sub>r</sub> and t<sub>f</sub> test circuit and waveforms.



**Figure 32. CMR test circuit with split resistors network and waveforms.**

## **Application Information**

## **Product Overview Description**

The ACPL-H342/K342 is an optically isolated power output stage capable of driving IGBTs of up to 150 A and 1200 V. It has very high CMR rating which allows the microcontroller and the IGBT to operate at very large common mode noise found in industrial motor drives and other power switching applications. And to achieve better system reliability in such noisy environment, this power control device incorporates new features like Active Miller clamp, Rail-to-Rail output voltage, Anti-cross conduction and LED input current hysteresis.

Active Miller clamp function eliminates the need of negative gate drive in most application and allows the use of simple bootstrap supply for high side driver. Rail-to-Rail output voltage ensures that the IGBT's gate voltage is driven to the optimum intended level with no power loss across IGBT. Anti-cross conduction prevents current shoot through between the high and low side of half bridge IGBT configuration. This will help to simplify the controller design in terms of having to account for the delay needed at the LED input. And lastly, the LED input current hysteresis prevents output oscillation if insufficient LED driving current is applied. This will eliminates the need of additional Schmitt trigger circuit at the input LED.

This feature rich IGBT gate driver is designed to increase the performance and reliability of a motor drive without the cost, size, and complexity of external circuitry or control.

## **Recommended Application Circuit**

The recommended application circuit shown in Figure 33 illustrates a typical gate drive implementation using the ACPL-H342. The following describes about driving IGBT. However, it is also applicable to MOSFET. Designers will need to adjust the  $V_{CC}$  supply voltage, depending on the MOSFET or IGBT gate threshold requirements (Recommended  $V_{CC}$  = 18V for IGBT and 12V for MOSFET).

The supply bypass capacitors  $(1 \mu)$  provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (2.5mA) power supply will be enough to power the device. The split resistors across the LED will provide a high CMR response by providing a balanced resistance network across the LED.

The gate resistor  $R<sub>G</sub>$  serves to limit gate charge current and controls the IGBT collector voltage rise and fall times.

In PC board design, care should be taken to avoid routing the IGBT collector or emitter traces close to the ACPL-H342 input as this can result in unwanted coupling of transient signals into ACPL-H342 and degrade performance.



**Figure 33. Recommended application circuit with split resistors LED drive and active Miller Clamp.**

## **Active Miller Clamp**

A Miller clamp allows the control of the Miller current during a high dV/dt situation. And it can also eliminate the use of a negative supply voltage by quickly discharging the large gate capacitance of IGBT to low level without affecting the IGBT turn-off characteristics. During turn-off, the gate voltage is monitored and the clamp output is activated when gate voltage goes below 2.3V (relative to  $V_{EE}$ ). The clamp voltage is  $V_{OL}$ +2.5V typ for a Miller current up to 2.5 A. The clamp is disabled when the LED input is triggered again.

AN5314 application note describes how the clamp reduces the parasitic turn-on effect due to the Miller capacitor and at the same time eliminates the need of a negative power supply.

The Miller pin should be connected to  $V_{EE}$  when not in use.

#### **Rail-to-Rail Output**

Figure 34 shows a typical gate driver's high current output stage with 3 bipolar transistors in darlington configuration. During the output high transition, the output voltage rises rapidly to within 3 diode drops of  $V_{CC}$ . To ensure the  $V_{\text{OUT}}$  is at  $V_{\text{CC}}$  in order to achieve IGBT rated  $V_{CE(ON)}$  voltage. The level of  $V_{CC}$  will be need to be raised to beyond  $V_{CC}+3(V_{BE})$  to account for the diode drops. And to limit the output voltage to  $V_{CC}$ , a pull-down resistor,  $R_{\text{PULL-DOWN}}$  between the output and  $V_{\text{EE}}$  is recommended to sink a static current while the output is high.

ACPL-H342 uses a power NMOS follower stage to deliver the initial large current and a smaller PMOS to pull it to  $V_{CC}$ to achieve Rail-to-Rail output voltage as shown in Figure 35. This ensures that the IGBT's gate voltage is driven to the optimum intended level with no power loss across IGBT even when an unstable power supply is used.



**Figure 34. Typical gate driver with output stage in darlington configuration**



**Figure 35. ACPL-H342 with NMOS and PMOS output stage for Rail-to-Rail output voltage**

# **Selecting the Gate Resistor (Rg)**

**Step 1:** Calculate Rg minimum from the IOL peak specification. The IGBT and Rg in Figure 33 can be analyzed as a simple RC circuit with a voltage supplied by ACPL-H342/K342.

$$
Rg \ge \frac{V_{CC} - V_{EE} - V_{OL}}{I_{OLPEAK}}
$$

$$
= \frac{18V - 0V - 2.3V}{2.5A}
$$

$$
= 6.28\Omega \approx 7\Omega
$$

The V<sub>OL</sub> value of 2.3V in the previous equation is the V<sub>OL</sub> at the peak current of 2.5A (see Figure 7).

**Step 1:** Check the ACPL-H342/K342 power dissipation and increase Rg if necessary. The ACPL-H342/K342 total power dissipation ( $P_T$ ) is equal to the sum of the emitter power ( $P_E$ ) and the output power ( $P_O$ ).

 $P_T = P_E + P_O$  $P_E = I_F \cdot V_F \cdot Duty$  Cycle  $P_O = P_{O(B|AS)} + P_{O(SWITCHING)}$  $= I_{CC} \cdot (V_{CC} \cdot V_{EE}) + E_{SW}(Rg;Qg) \cdot f$ 

Using I<sub>F</sub>(worst case) = 16mA, Rg = 7 $\Omega$ , Max Duty Cycle = 80%, Qg = 500nC, f = 25kHz and T<sub>A</sub> max = 85°C:

 $P_F = 16mA \cdot 1.95V \cdot 0.8 = 32mW$  $P_O = 2.5mA \cdot 18V + 4\mu J \cdot 25 kHz$  $= 45$ mW + 100mW  $= 145$ mW < 210mW (P<sub>O(MAX)</sub> @ 85°C)

The value of 2.5mA for I<sub>CC</sub> in the previous equation is the maximum I<sub>CC</sub> over the entire operating temperature range.

Since P<sub>O</sub> is less than P<sub>O(MAX)</sub>, Rg = 7 $\Omega$  is alright for the power dissipation.



**Figure 36. Energy Dissipated in the ACPL-H342/K342 for each IGBT switching cycle.**

# **Anti-Cross Conduction to Prevent Current Shoot Through and Determining Dead Time**

The ACPL-H342 includes a Propagation Delay Difference (PDD =  $t_{PHL}$  –  $t_{PLH}$ ) specification to help prevent both the high(Q1) and low(Q2) side power transistors from turning on at the same time. This "Anti-Cross" conduction feature prevents large currents from flowing through the power transistors by ensuring t<sub>PHLMAX</sub> is faster than t<sub>PLHMIN</sub>. In another words, the "Anti-Cross" feature will ensure one power transistor is turned off before the other is turned on.

A gate driver without Anti-Cross feature will for example has a PDD<sub>MIN</sub> of -350ns and a PDD<sub>MAX</sub> of 350ns. A positive PDD<sub>MAX</sub> of 350ns would mean one transistor will be turn on before the other is off since t<sub>PHLMAX</sub> is longer than t<sub>PLHMIN</sub>. This is shown in Figure 37. To prevent this and the shoot through current, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worst-case conditions, Q1 has just turned off when Q2 turns on. The amount of delay to achieve this condition is equal to PDD<sub>MAX</sub> as shown in Figure 38.



**Figure 37. Current shoot through without Anti-Cross feature Figure 38. Adding delay to prevent shoot through**



The ACPL-H342 with the Anti-Cross feature has a PDD<sub>MIN</sub> of -10ns and a PDD<sub>MAX</sub> of -200ns. Since the PDD is always a negative value, the  $t_{PHLMAX}$  is always faster than  $t_{PLHMIN}$ . Thus this simplified the design without having to add any amount of delay for the input LEDs as shown in Figure 39.





**Figure 39. Anti-Cross to prevent shoot through**

**ILED1**

Dead time is the time period during which both the high(Q1) and low(Q2) side transistor are off. During this time, no work is done and this reduces the efficiency of the inverter or motor drive. The minimum and maximum dead time is shown in Figure 39 and 40 and is equivalent to the PDD<sub>MIN</sub> and PDD<sub>MAX</sub>. Due to the smaller PDD and skewed propagation delay configuration, ACPL-H342 shows a smaller maximum dead time as compared to its predecessor, HCPL-3120 as shown in figure 41 and hence an improve in efficiency. Note that the propagation delays used to calculate PDD and dead time are taken at equal temperature and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.







**Figure 40. Determining maximum dead time**

## **LED Input Current Hysteresis**

The detector has optical receiver input stage with built in Schmitt trigger to provide logic compatible waveforms, eliminating the need for additional wave shaping. The hysteresis (Figure 12) provides differential mode noise immunity and minimizes the potential for output signal chatter.

# **Under Voltage Lockout**

The ACPL-H342 Under Voltage Lockout (UVLO) feature is designed to prevent the application of insufficient gate voltage to the IGBT by forcing the ACPL-H342 output low during power-up. IGBTs typically require gate voltages of 15 V to achieve their rated  $V_{CE(ON)}$  voltage. At gate voltages below 13 V typically, the  $V_{CE(ON)}$  voltage increases dramatically, especially at higher currents. At very low gate voltages (below 10 V), the IGBT may operate in the linear region and quickly overheat. The UVLO function causes the output to be clamped whenever insufficient operating supply ( $V_{CC}$ ) is applied. Once  $V_{CC}$  exceeds  $V_{UVLO+}$  (the positive-going UVLO threshold), the UVLO clamp is released to allow the device output to turn on in response to input signals.

# **Thermal Model for ACPL-H342/K342 Stretched SO8 Package Optocoupler**

Definitions:

R<sub>11</sub>: Junction to Ambient Thermal Resistance of LED due to heating of LED

R12: Junction to Ambient Thermal Resistance of LED due to heating of Detector (Output IC)

R<sub>21</sub>: Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of LED.

R<sub>22</sub>: Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of Detector (Output IC).

- P<sub>1</sub>: Power dissipation of LED (W).
- P<sub>2</sub>: Power dissipation of Detector / Output IC (W).
- T<sub>1</sub>: Junction temperature of LED ( $^{\circ}$ C).
- T<sub>2</sub>: Junction temperature of Detector (°C).
- TA: Ambient temperature.

Ambient Temperature: Junction to Ambient Thermal Resistances were measured approximately 1.25cm above optocoupler at ~23°C in still air



This thermal model assumes that an 8-pin single-channel plastic package optocoupler is soldered into a 7.62 cm x 7.62 cm printed circuit board (PCB) per JEDEC standards. The temperature at the LED and Detector junctions of the optocoupler can be calculated using the equations below.

 $T_1 = (R_{11} * P_1 + R_{12} * P_2) + T_A$  (1)

$$
T_2 = (R_{21} * P_1 + R_{22} * P_2) + T_A
$$
 (2)

Using the given thermal resistances and thermal model formula in this datasheet, we can calculate the junction temperature for both LED and the output detector. Both junction temperature should be within the absolute maximum rating.

For example, given P<sub>1</sub> = 45 mW, P<sub>2</sub> = 210 mW, Ta = 85°C:

LED junction temperature,

 $T_1 = (R_{11} * P_1 + R_{12} * P_2) + T_A$  $=$  (311  $*$  0.045 + 111  $*$  0.210) + 85  $= 122^{\circ}C$ 

Output IC junction temperature,

 $T_2 = (R_{21} \times P_1 + R_{22} \times P_2) + T_A$  $=$  (111  $*0.045 + 168 * 0.210$ ) + 85  $= 125^{\circ}C$ 

 $T_1$  and  $T_2$  should be limited to 125°C based on the board layout and part placement.

## **Related Application Noted**

AN5336 – Gate Drive Optocoupler Basic Design for IGBT/ **MOSFFT** 

AN1043 – Common-Mode Noise: Sources and Solutions

AN02-0310EN – Plastics Optocouplers Product ESD and Moisture Sensitivity

For product information and a complete list of distributors, please go to our website: **www.avagotech.com**

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2010 Avago Technologies. All rights reserved. AV02-2526EN - June 11, 2010

