

# **MCP6271/2/3/4/5**

# **170 µA, 2 MHz Rail-to-Rail Op Amp**

#### **Features**

- Gain Bandwidth Product: 2 MHz (typ.)
- Supply Current:  $I_Q = 170 \mu A$  (typ.)
- Supply Voltage: 2.0V to 5.5V
- Rail-to-Rail Input/Output
- Extended Temperature Range: -40°C to +125°C
- Available in Single, Dual and Quad Packages
- Single with Chip Select (CS) (**MCP6273**)
- Dual with Chip Select (CS) (**MCP6275**)

#### **Applications**

- Automotive
- Portable Equipment
- Photodiode Amplifier
- Analog Filters
- Notebooks and PDAs
- Battery-Powered Systems

#### **Available Tools**

- SPICE Macro Model (at www.microchip.com)
- FilterLab<sup>®</sup> Software (at www.microchip.com)

#### **Description**

The Microchip Technology Inc. MCP6271/2/3/4/5 family of operational amplifiers (op amps) provide wide bandwidth for the current. This family has a 2 MHz Gain Bandwidth Product (GBWP) and a 65° phase margin. This family also operates from a single supply voltage as low as 2.0V, while drawing 170 µA (typ.) quiescent current. Additionally, the MCP6271/2/3/4/5 supports rail-to-rail input and output swing, with a common mode input voltage range of  $V_{DD}$  + 300 mV to  $V_{SS}$  – 300 mV. This family of operational amplifiers is designed with Microchip's advanced CMOS process.

The MCP6275 has a Chip Select input (CS) for dual op amps in an 8-pin package and is manufactured by cascading two op amps (the output of op amp A connected to the non-inverting input of op amp B). The CS input puts the device in Low-power mode.

The MCP6271/2/3/4/5 family operates over the Extended Temperature Range of -40°C to +125°C, with a power supply range of 2.0V to 5.5V.



### **Package Types**

 $\overline{\phantom{a}}$ 

# **AC ELECTRICAL SPECIFICATIONS**

**Electrical Characteristics:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +2.0V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{\text{CM}} = V_{\text{DD}}/2$ ,  $V_{\text{OUT}} \approx V_{\text{DD}}/2$ ,  $R_1 = 10 \text{ k}\Omega$  to  $V_{\text{DD}}/2$  and  $C_1 = 60 \text{ pF}$ .



# **TEMPERATURE SPECIFICATIONS**



<span id="page-2-0"></span>Note: The Junction Temperature (T<sub>J</sub>) must not exceed the Absolute Maximum specification of +150°C.

# **MCP6273/MCP6275 CHIP SELECT (CS) SPECIFICATIONS**



<span id="page-3-0"></span>**Note 1:** The input condition  $(V_{\text{IN}})$  specified applies to both op amp A and B of the MCP6275. The dynamic specification is tested at the output of op amp B ( $V_{\text{OUTB}}$ ).



<span id="page-3-1"></span>**FIGURE 1-1:** Timing Diagram for the Chip Select (CS) pin on the MCP6273 and MCP6275.

# **2.0 TYPICAL PERFORMANCE CURVES**

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +2.0V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $R_L$  = 10 kΩ to V<sub>DD</sub>/2 and C<sub>L</sub> = 60 pF.







**FIGURE 2-2:** Input Bias Current at  $T_A = +85^{\circ}C.$ 



**FIGURE 2-3:** Input Offset Voltage vs. Common Mode Input Voltage at  $V_{DD} = 2.0V$ .



**FIGURE 2-4:** Input Offset Voltage Drift.



**FIGURE 2-5:** Input Bias Current at  $T_A = +125$ °C.



**FIGURE 2-6:** Input Offset Voltage vs. Common Mode Input Voltage at  $V_{DD} = 5.5V$ .

**Note:** Unless otherwise indicated, T<sub>A</sub> = +25°C, V<sub>DD</sub> = +2.0V to +5.5V, V<sub>SS</sub> = GND, V<sub>CM</sub> = V<sub>DD</sub>/2, V<sub>OUT</sub> ≈ V<sub>DD</sub>/2,  $R_L$  = 10 kΩ to V<sub>DD</sub>/2 and C<sub>L</sub> = 60 pF.



Output Voltage.





Frequency.

**FIGURE 2-8:** CMRR, PSRR vs.



**FIGURE 2-9:** Input Bias, Offset Currents vs. Common Mode Input Voltage at  $T_A = +85^{\circ}$ C.



**FIGURE 2-10:** Input Bias, Input Offset Currents vs. Ambient Temperature.



**FIGURE 2-11:** CMRR, PSRR vs. Ambient Temperature.



**FIGURE 2-12:** Input Bias, Offset Currents vs. Common Mode Input Voltage at  $T_A = +125$ °C.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +2.0V$  to  $+5.5V$ ,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $R_1 = 10 \text{ k}\Omega$  to  $V_{\text{DD}}/2$  and  $C_1 = 60 \text{ pF}$ .



**FIGURE 2-13:** Quiescent Current vs. Power Supply Voltage.



Frequency.

**FIGURE 2-14:** Open-Loop Gain, Phase vs.



**FIGURE 2-15:** Maximum Output Voltage Swing vs. Frequency.



<span id="page-6-0"></span>**FIGURE 2-16:** Output Voltage Headroom vs. Output Current Magnitude.



**FIGURE 2-17:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature.



Temperature.

**Note:** Unless otherwise indicated, T<sub>A</sub> = +25°C, V<sub>DD</sub> = +2.0V to +5.5V, V<sub>SS</sub> = GND, V<sub>CM</sub> = V<sub>DD</sub>/2, V<sub>OUT</sub> ≈ V<sub>DD</sub>/2,  $R_L$  = 10 kΩ to V<sub>DD</sub>/2 and C<sub>L</sub> = 60 pF.



**FIGURE 2-19:** Input Noise Voltage Density vs. Frequency.



**FIGURE 2-20:** Output Short-Circuit Current vs. Power Supply Voltage.



**FIGURE 2-21:** Quiescent Current vs. Chip Select (CS) Voltage at  $V_{DD} = 2.0V$ (MCP6273 and MCP6275 only).



**FIGURE 2-22:** Input Noise Voltage Density vs. Common Mode Input Voltage at 1 kHz.



**FIGURE 2-23:** Channel-to-Channel Separation vs. Frequency (MCP6272 and MCP6274).



**FIGURE 2-24:** Quiescent Current vs. Chip Select (CS) Voltage at  $V_{DD} = 5.5V$ (MCP6273 and MCP6275 only).

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +2.0V$  to  $+5.5V$ ,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $R_L$  = 10 kΩ to V<sub>DD</sub>/2 and C<sub>L</sub> = 60 pF.



**FIGURE 2-25:** Large-Signal Non-inverting Pulse Response.



Pulse Response.

**FIGURE 2-26:** Small-Signal Non-inverting



**FIGURE 2-27:** Chip Select (CS) to Amplifier Output Response Time at  $V_{DD} = 2.0V$ (MCP6273 and MCP6275 only).



**FIGURE 2-28:** Large-Signal Inverting Pulse Response.



Response.

**FIGURE 2-29:** Small-Signal Inverting Pulse



**FIGURE 2-30:** Chip Select (CS) to Amplifier Output Response Time at  $V_{DD} = 5.5V$ (MCP6273 and MCP6275 only).

# <span id="page-9-2"></span>**3.0 PIN DESCRIPTIONS**

Descriptions of the pins are listed in [Table 3-1](#page-9-0) (single op amps) and [Table 3-2](#page-9-1) (dual and quad op amps).

<span id="page-9-0"></span>**TABLE 3-1: PIN FUNCTION TABLE FOR SINGLE OP AMPS**

| <b>MCP6271</b><br>(PDIP, SOIC,<br>MSOP) | <b>MCP6271</b><br>(SOT-23-5) | <b>MCP6271R</b><br>$(SOT-23-5)$ | <b>MCP6273</b><br>(PDIP, SOIC,<br>MSOP) | <b>MCP6273</b><br>(SOT-23-6) | Symbol                 | <b>Description</b>           |
|-----------------------------------------|------------------------------|---------------------------------|-----------------------------------------|------------------------------|------------------------|------------------------------|
| 6                                       |                              |                                 | 6                                       |                              | $V_{OUT}$              | Analog Output                |
| 2                                       | $\overline{4}$               | 4                               | 2                                       | 4                            | $V_{IN}$               | Inverting Input              |
| 3                                       | 3                            | 3                               | 3                                       | 3                            | $V_{IN}+$              | Non-inverting Input          |
|                                         | 5                            | 2                               |                                         | 6                            | V <sub>DD</sub>        | <b>Positive Power Supply</b> |
| 4                                       | $\overline{2}$               | 5                               | 4                                       | $\mathcal{P}$                | $V_{SS}$               | <b>Negative Power Supply</b> |
|                                         |                              |                                 | 8                                       | 5                            | $\overline{\text{cs}}$ | Chip Select                  |
| 1,5,8                                   |                              |                                 | 1,5                                     |                              | NC.                    | No Internal Connection       |

#### <span id="page-9-1"></span>**TABLE 3-2: PIN FUNCTION TABLE FOR DUAL AND QUAD OP AMPS.**



#### **3.1 Analog Outputs**

The output pins are low-impedance voltage sources.

#### **3.2 Analog Inputs**

The non-inverting and inverting inputs are highimpedance CMOS inputs with low bias currents.

### 3.3 MCP6275's V<sub>OUTA</sub>/V<sub>INB</sub>+ Pin

For the MCP6275 only, the output of op amp A is connected directly to the non-inverting input of op amp B; this is the  $V_{\text{OUTA}}/V_{\text{INB}}+$  pin. This connection makes it possible to provide a  $\overline{CS}$  pin for duals in 8-pin packages.

# **3.4 CS Digital Input**

This is a CMOS, Schmitt-triggered input that places the part into a low-power mode of operation.

### 3.5 Power Supply (V<sub>SS</sub> and V<sub>DD</sub>)

The positive power supply ( $V_{DD}$ ) is 2.0V to 5.5V higher than the negative power supply  $(V_{SS})$ . For normal operation, the other pins are between  $V_{SS}$  and  $V_{DD}$ .

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need a local bypass capacitor (typically 0.01 µF to 0.1  $\mu$ F) within 2 mm of the V<sub>DD</sub> pin. These parts need to use a bulk capacitor (within 100 mm), which can be shared with nearby analog parts.

# **4.0 APPLICATION INFORMATION**

The MCP6271/2/3/4/5 family of op amps is manufactured using Microchip's state-of-the-art CMOS process, specifically designed for low-cost, low-power and general purpose applications. The low supply voltage, low quiescent current and wide bandwidth makes the MCP6271/2/3/4/5 ideal for battery-powered applications.

#### **4.1 Rail-to-Rail Inputs**

The MCP6271/2/3/4/5 op amps are designed to prevent phase reversal when the input pins exceed the supply voltages. [Figure 4-1](#page-10-0) shows the input voltage exceeding the supply voltage without any phase reversal.



<span id="page-10-0"></span>**FIGURE 4-1:** The MCP6271/2/3/4/5 Show No Phase Reversal.

The input stage of the MCP6271/2/3/4/5 op amps use two differential CMOS input stages in parallel. One operates at low common mode input voltage  $(V_{CM})$  and the other at high  $V_{CM}$ . With this topology, the device operates with  $V_{CM}$  up to 0.3V above  $V_{DD}$  and 0.3V below  $V_{SS}$ . The Input Offset Voltage ( $V_{OS}$ ) is measured at  $V_{CM} = V_{SS} - 0.3V$  and  $V_{DD} + 0.3V$  to ensure proper operation.

Input voltages that exceed the absolute maximum voltage ( $V_{SS}$  – 0.3V to  $V_{DD}$  + 0.3V) can cause excessive current to flow into or out of the input pins. Current beyond ±2 mA can cause reliability problems. Applications that exceed this rating must be externally limited with a resistor, as shown in [Figure 4-2](#page-10-1).



<span id="page-10-1"></span>**FIGURE 4-2:** Input Current Limiting Resistor  $(R_{IN})$ .

#### **4.2 Rail-to-Rail Output**

The output voltage range of the MCP6271/2/3/4/5 op amps is  $V_{DD}$  – 15 mV (min.) and  $V_{SS}$  + 15 mV (max.) when  $R_L = 10 k\Omega$  is connected to  $V_{DD}/2$  and  $V_{DD}$  = 5.5V. Refer to [Figure 2-16](#page-6-0) for more information.

### <span id="page-10-3"></span>**4.3 Capacitive Loads**

Driving large capacitive loads can cause stability problems for voltage-feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. A unity-gain buffer  $(G = +1)$  is the most sensitive to capacitive loads, though all gains show the same general behavior.

When driving large capacitive loads with these op amps (e.g.,  $> 100$  pF when G = +1), a small series resistor at the output ( $R_{ISO}$  in [Figure 4-3](#page-10-2)) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.



<span id="page-10-2"></span>**FIGURE 4-3:** Output Resistor, R<sub>ISO</sub> stabilizes large capacitive loads.

[Figure 4-4](#page-11-0) gives recommended  $R_{ISO}$  values for different capacitive loads and gains. The x-axis is the normalized load capacitance  $(C_L/G_N)$ , where  $G_N$  is the circuit's noise gain. For non-inverting gains,  $G_N$  and the Signal Gain are equal. For inverting gains,  $G_N$  is 1+|Signal Gain| (e.g., -1 V/V gives  $G_N = +2$  V/V).



<span id="page-11-0"></span>**FIGURE 4-4:** Recommended R<sub>ISO</sub> Values for Capacitive Loads.

After selecting  $R_{ISO}$  for your circuit, double-check the resulting frequency response peaking and step response overshoot. Modify  $R_{\text{ISO}}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP6271/2/3/4/5 SPICE macro model are helpful.

# **4.4 MCP6273/5 Chip Select (CS)**

The MCP6273 and MCP6275 are single and dual op amps with  $\overline{\text{Chip Select}}$  ( $\overline{\text{CS}}$ ), respectively. When  $\overline{\text{CS}}$  is pulled high, the supply current drops to 0.7 µA (typ.) and flows through the  $\overline{\text{CS}}$  pin to  $\text{V}_{\text{SS}}$ . When this happens, the amplifier output is put into a high-impedance state. By pulling  $\overline{CS}$  low, the amplifier is enabled. If the  $\overline{CS}$  pin is left floating, the amplifier may not operate properly. [Figure 1-1](#page-3-1) shows the output voltage and supply current response to a CS pulse.

#### **4.5 Cascaded Dual Op Amps (MCP6275)**

The MCP6275 is a dual op amp with  $\overline{Chip}$  Select  $(\overline{CS})$ . The Chip Select input is available on what would be the non-inverting input of a standard dual op amp (pin 5). This pin is available because the output of op amp A connects to the non-inverting input of op amp B, as shown in [Figure 4-5](#page-11-1). The Chip Select input, which can be connected to a microcontroller I/O line, puts the device in Low-power mode. Refer to **Section 4.4 "MCP6273/5 Chip Select (CS)"**.



<span id="page-11-1"></span>

The output of op amp A is loaded by the input impedance of op amp B, which is typically  $10^{13} \Omega$  | 6 pF, as specified in the DC specification table (Refer to **[Section 4.3 "Capacitive Loads"](#page-10-3)** for further details regarding capacitive loads).

The common mode input range of these op amps is specified in the data sheet as  $V_{SS} - 300$  mV and  $V_{DD}$  + 300 mV. However, since the output of op amp A is limited to  $V_{OL}$  and  $V_{OH}$  (20 mV from the rails with a 10 kΩ load), the non-inverting input range of op amp B is limited to the common mode input range of  $V_{SS}$  + 20 mV and  $V_{DD}$  – 20 mV.

# **4.6 Supply Bypass**

With this family of operational amplifiers, the power supply pin ( $V_{DD}$  for single supply) should have a local bypass capacitor (i.e.,  $0.01 \,\mu\text{F}$  to  $0.1 \,\mu\text{F}$ ) within 2 mm for good, high-frequency performance. It also needs a bulk capacitor (i.e.,  $1 \mu F$  or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

# **4.7 PCB Surface Leakage**

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface-leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is 10<sup>12</sup>Ω. A 5V difference would cause 5 pA of current to flow. This is greater than the MCP6271/2/3/4/5 family's bias current at 25°C (1 pA, typ.).

The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is illustrated in [Figure 4-6.](#page-12-0)



<span id="page-12-0"></span>**FIGURE 4-6:** Example Guard Ring Layout for Inverting Gain.

- 1. For Inverting Gain and Transimpedance Amplifiers (convert current to voltage, such as photo detectors):
	- a. Connect the guard ring to the non-inverting input pin  $(V_{IN}+)$ . This biases the guard ring to the same reference voltage as the op amp (e.g.,  $V_{DD}/2$  or ground).
	- b. Connect the inverting pin  $(V_{\text{IN}}-)$  to the input with a wire that does not touch the PCB surface.
- 2. Non-inverting Gain and Unity-Gain Buffer:
	- a. Connect the non-inverting pin  $(V_{IN}+)$  to the input with a wire that does not touch the PCB surface.
	- b. Connect the guard ring to the inverting input pin  $(V_{1N}-)$ . This biases the guard ring to the common mode input voltage.

# <span id="page-12-2"></span>**4.8 Application Circuits**

#### 4.8.1 ACTIVE FULL-WAVE RECTIFIER

The MCP6271/2/3/4/5 family of amplifiers can be used in applications such as an Active Full-Wave Rectifier or an Absolute Value circuit, as shown in [Figure 4-7](#page-12-1). The amplifier and feedback loops in this active voltage rectifier circuit eliminate the diode drop problem that exists in a passive voltage rectifier. This circuit behaves as a follower (the output follows the input) as long as the input signal is more positive than the reference voltage. If the input signal is more negative than the reference voltage, however, the circuit behaves as an inverting amplifier. Therefore, the output voltage will always be above the reference voltage, regardless of the input signal.



<span id="page-12-1"></span>**FIGURE 4-7:** Active Full-wave Rectifier.

The design equations give a gain of  $±1$  from  $V_{IN}$  to  $V_{\text{OUT}}$ , and produce rail-to-rail outputs.

<span id="page-14-1"></span>**FIGURE 4-10:** Cascaded Gain Circuit Configuration.

4.8.3.3 Difference Amplifier

[Figure 4-11](#page-14-0) shows op amp A configured as a difference amplifier with Chip Select. In this configuration, it is recommended that well-matched resistors (e.g., 0.1%) be used to increase the Common Mode Rejection Ratio (CMRR). Op amp B can be used to provide additional gain and isolate the load from the difference amplifier.

#### <span id="page-14-0"></span>**FIGURE 4-11:** Difference Amplifier Circuit.

4.8.3.4 Inverting Integrator with Active Compensation and Chip Select

[Figure 4-12](#page-14-1) uses an active compensator (op amp B) to compensate for the non-ideal op amp characteristics introduced at higher frequencies. This circuit uses op amp B as a unity-gain buffer to isolate the integration capacitor  $C_1$  from op amp A and drives the capacitor

with a low-impedance source. Si(83.5( buf.1(c0impe).8(io) )-039)tr0.680414.680414. a.e Tw [(int)i 5((end)12-0 buf.1(c)183( C)5.)-0.4c

#### 4.8.3.6 Second-Order Sallen-Key with an Extra Pole-Zero Pair

[Figure 4-14](#page-15-0) is a second-order Sallen-Key low-pass filter with Chip Select. Use the Filterlab® software from Microchip to determine the R and C values for op amp A's second-order filter. Op amp B can be used to add a pole-zero pair using  $C_3$ ,  $R_5$  and  $R_6$ .



<span id="page-15-0"></span>**FIGURE 4-14:** Second-Order Sallen-Key Low-Pass Filter with an Extra Pole-Zero Pair and Chip Select.

#### 4.8.3.7 Capacitorless Second-Order Low-Pass filter with Chip Select

The low-pass filter shown in [Figure 4-15](#page-15-1) does not require external capacitors and uses only three external resistors; the op amp's GBWP sets the corner frequency.  $R_1$  and  $R_2$  are used to set the circuit gain.  $R_3$ is used to set the Q. To avoid gain-peaking in the frequency response, Q needs to be low (lower values need to be selected for  $R_3$ ). Note that the amplifier bandwidth varies greatly over temperature and process. This configuration, however, provides a lowcost solution for applications with high bandwidth requirements.



<span id="page-15-1"></span>**FIGURE 4-15:** Capacitorless Second-Order Low-Pass Filter with Chip Select.

# **5.0 DESIGN TOOLS**

Microchip provides the basic design tools needed for the MCP6271/2/3/4/5 family of op amps.

#### **5.1 SPICE Macro Model**

The latest SPICE macro model for the MCP6271/2/3/4/5 op amps is available on our web site at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation at room temperature. See the macro model file for information on its capabilities.

Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

# **5.2 FilterLab® Software**

Microchip's FilterLab software is an innovative tool that simplifies analog active filter (using op amps) design. It is available free of charge from our web site at www.microchip.com. The FilterLab software tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance.

# **6.0 PACKAGING INFORMATION**

#### **6.1 Package Marking Information**

5-Lead SOT-23 (**MCP6271 and MCP6271R**) Example:



XXXXXXXX XXXXXNNN **XYYWW** 

ᡨᠾᡙ

<u>n m m n</u>

XXXXXX YWWNNN

XXXXXXXX XXXXYYWW

 $\bigcap$ 



**Note:** Applies to 5-Lead SOT-23

<span id="page-17-0"></span>



**\*** Standard marking consists of Microchip part number, year code, week code, traceability code (facility code, mask rev#, and assembly code). For marking beyond this, certain price adders apply. Please check with your Microchip Sales Office.

# **Package Marking Information (Continued)**



UUUUU







# **5-Lead Plastic Small Outline Transistor (OT) (SOT-23)**











\*Controlling Parameter

Notes:

exceed .005" (0.127mm) per side. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not

EIAJ Equivalent: SC-74A

# **6-Lead Plastic Small Outline Transistor (CH) (SOT-23)**











Notes:

exceed .005" (0.127mm) per side. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not

JEITA (formerly EIAJ) equivalent: SC-74A Drawing No. C04-120

# **8-Lead Plastic Micro Small Outline Package (MS) (MSOP)**







\*Controlling Parameter

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MO-187

# **8-Lead Plastic Small Outline (SN) – Narrow, 150 mil (SOIC)**











\* Controlling Parameter

§ Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MS-012 Drawing No. C04-057

# **14-Lead Plastic Dual In-line (P) – 300 mil (PDIP)**





\* Controlling Parameter

§ Significant Characteristic

Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MS-001

**14-Lead Plastic Small Outline (SL) – Narrow, 150 mil (SOIC)**





\* Controlling Parameter

§ Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MS-012

**14-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm (TSSOP)**





\* Controlling Parameter

§ Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" (0.127mm) per side. JEDEC Equivalent: MO-153

# **MCP6271/2/3/4/5**

**NOTES:**

# **APPENDIX A: REVISION HISTORY**

#### **Revision A (June 2003)**

Original data sheet release.

#### **Revision B (October 2003)**

#### **Revision C (June 2004)**

#### **Revision D (December 2004)**

The following is the list of modifications:

- 1. Added SOT-23-5 packages for the MCP6271 and MCP6271R single op amps.
- 2. Added SOT-23-6 packages for the MCP6273 single op amp.
- 3. Added **[Section 3.0 "Pin Descriptions"](#page-9-2)**.
- 4. Corrected application circuits (**[Section 4.8 "Application Circuits"](#page-12-2)**).
- 5. Added SOT-23-5 and SOT-23-6 packages and corrected package marking information (**[Section 6.0 "Packaging Information"](#page-17-0)**).
- 6. Added Appendix A: Revision History.

# **MCP6271/2/3/4/5**

**NOTES:**

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



## **Sales and Support**

#### **Data Sheets**

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office

2. The Microchip Worldwide Site (www.microchip.com)

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

#### **Customer Notification System**

Register on our web site (www.microchip.com) to receive the most current information on our products.

# **MCP6271/2/3/4/5**

**NOTES:**

#### **Note the following details of the code protection feature on Microchip devices:**

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE**.** Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2004, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



# **OUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV**  $=$ ISO/TS 16949:2002 $=$

Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **WORLDWIDE SALES AND SERVICE**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

**Atlanta** Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

**Boston** Westford, MA Tel: 978-692-3848 Fax: 978-692-3821

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

**Kokomo** Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**San Jose** Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

**Toronto** Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### **ASIA/PACIFIC**

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

**China - Fuzhou** Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 **China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Shunde** Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

**China - Qingdao** Tel: 86-532-502-7355 Fax: 86-532-502-7205 **ASIA/PACIFIC**

**India - Bangalore** Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

**India - New Delhi** Tel: 91-11-5160-8631 Fax: 91-11-5160-8632

**Japan - Kanagawa** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Kaohsiung** Tel: 886-7-536-4818

Fax: 886-7-536-4803 **Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Taiwan - Hsinchu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

#### **EUROPE**

**Austria - Weis** Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 **Denmark - Ballerup** Tel: 45-4450-2828 Fax: 45-4485-2829

**France - Massy** Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Ismaning** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan**  Tel: 39-0331-742611 Fax: 39-0331-466781

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**England - Berkshire** Tel: 44-118-921-5869 Fax: 44-118-921-5820

