#### 1. Features

#### GaNFast<sup>™</sup> Power IC

- Wide Vcc range (10 to 24 V)
- 3.3, 5, 12 V PWM input compatible

Navitas

Energy • Efficiency • Sustainability

- · Floating high-side with internal level shift
- Two independent logic inputs with hysteresis
- Integrated high-side bootstrap
- Shoot-through protection
- Turn-on dV/dt slew rate control (low-side and high-side)
- Slow high- & low-side turn-off dV/dt rate for EMI filter reduction
- 800 V transient voltage rating
- · 650 V continuous voltage rating
- 275 mΩ high-side FET, 275 mΩ low-side FET
- · Zero reverse recovery charge
- · 2 KV ESD Rating (HBM)

#### GaNSense<sup>™</sup> Technology

- Integrated loss-less current sensing
- · Over-current protection
- · Over-temperature protection
- · Autonomous low-current standby mode
- · Auto-standby enable input

#### Small, low profile SMT QFN

- 6x8 mm footprint, 0.85 mm profile
- Minimized package inductance
- Enlarged cooling pads

#### **Sustainability**

- RoHS, Pb-free, REACH-compliant
- Up to 40% energy savings vs Si solutions
- System level 4kg CO<sub>2</sub> Carbon Footprint reduction

#### **Product Reliability**

• 20-year warranty

#### 2. Topologies / Applications

· Motor Drive

#### 4. Typical Application Circuits

Loss-less Current Sensing



NEUTRAL Comparty

DRON

# Half Bridge GaNFast<sup>™</sup> Power IC

with GaNSense™ Technology







QFN 6 x 8 mm

Simplified schematic

#### 3. Description

This half-bridge GaNFast<sup>™</sup> power IC integrates high performance eMode GaN FETs with integrated gate drive, control and protection to achieve unprecedented highfrequency and high efficiency operation. GaNSense™ technology is also integrated which enables real-time, accurate sensing of voltage, current and temperature to further improve performance and robustness not achieved by any discrete GaN or discrete silicon device. GaNSense™ enables integrated loss-less current sensing which eliminates external current sensina resistors and increases system efficiency. GaNSense<sup>™</sup> also enables short circuit and overtemperature protection to increase system robustness, while auto-standby mode increases light, tiny & no-load efficiency. These GaN ICs combine integrated gate drive and thermally optimized, low-inductance, QFN packaging to enable designers to achieve simple, quick, and reliable solutions. Navitas' GaN IC technology extends the capabilities of 1-ph and 3-ph motor drive applications with very high efficiencies and low EMI to achieve unprecedented power densities at a very attractive cost structure.



Final Datasheet

1



# 5. Table of Contents

| 1. Features1                                                                     |
|----------------------------------------------------------------------------------|
| 2. Topologies / Applications1                                                    |
| 3. Description1                                                                  |
| 4. Typical Application Circuits1                                                 |
| 5. Table of Contents2                                                            |
| 6. Specifications3                                                               |
| 6.1. Absolute Maximum Ratings <sup>(1)</sup> (with respect to PGND unless noted) |
| 6.2. Recommended Operating Conditions <sup>(3)</sup> 4                           |
| 6.3. ESD Ratings4                                                                |
| 6.4. Thermal Resistance4                                                         |
| 6.5. Electrical Characteristics5                                                 |
| 6.6. Electrical Characteristics (2, cont.)6                                      |
| 6.7. Electrical Characteristics (3, cont.)7                                      |
| 6.8. Switching Waveforms8                                                        |
| 6.9. Characteristic Graphs9                                                      |
| 7. Pin Configurations and Functions12                                            |
| 8. Functional Description13                                                      |
| 8.1. GaN Power IC Connections and Component Values                               |

| 8.2. UVLO Mode 14                                      |
|--------------------------------------------------------|
| 8.3. Normal Operating Mode15                           |
| 8.4. Low Power Standby Mode 16                         |
| 8.5. Programmable Turn-on dV/dt Control 17             |
| 8.6. Internal Turn-off dV/dt Control 17                |
| 8.7. GaNSense™ Technology Loss-Less Current<br>Sensing |
| 8.8. Over Current Protection (OCP)                     |
| 8.9. Over Temperature Protection (OTP) 21              |
| 9. PCB Layout Guidelines 22                            |
| 10. Recommended PCB Land Pattern 23                    |
| 11. Package Outline (Power QFN)                        |
| 12. Tape and Reel Dimensions 25                        |
| 13. Tape and Reel Dimensions (Cont.)                   |
| 14. Ordering Information 27                            |
| 15. 20-Year Limited Warranty 27                        |
| 16. Revision History 27                                |

# 6. Specifications

#### 6.1. Absolute Maximum Ratings (1) (with respect to PGND unless noted)

| SYMBOL                                       | PARAMETER                                         | МАХ                            | UNITS |
|----------------------------------------------|---------------------------------------------------|--------------------------------|-------|
| V <sub>IN</sub>                              | HV input                                          | 0 to +650                      | V     |
| V <sub>SW(CONT)</sub>                        | Switch Node Continuous Voltage Rating             | -7 to +657                     | V     |
| V <sub>SW(TRAN)</sub> <sup>(2)</sup>         | Switch Node Transient Voltage Rating              | -10 to +800                    | V     |
| I <sub>DSL</sub> @ T <sub>C</sub> =100°C     | Continuous Output Current (Low-side FET)          | 5                              | А     |
| I <sub>DSL</sub> PULSE@ T <sub>C</sub> =25°C | Pulsed Output Current (Low-side FET)              | 10                             | А     |
| I <sub>DSH</sub> @ T <sub>C</sub> =100⁰C     | Continuous Output Current (High-side FET)         | 5                              | А     |
| I <sub>DSH</sub> PULSE@ T <sub>C</sub> =25°C | Pulsed Output Current (High-side FET)             | 10                             | А     |
| V <sub>B</sub> (to V <sub>SW</sub> )         | High-side Gate Driver Bootstrap Rail              | 30                             | V     |
| V <sub>DDH</sub> (to V <sub>SW</sub> )       | High-side Gate Drive Supply Voltage               | 7                              | V     |
| V <sub>5VH</sub> (to V <sub>SW</sub> )       | High-side 5V Supply Voltage                       | 6                              | V     |
| V <sub>cc</sub>                              | Supply Voltage                                    | 30                             | V     |
| V <sub>DDL</sub>                             | Low-side Drive Supply Voltage                     | 7                              | V     |
| R <sub>DDL</sub>                             | Low-side Gate Drive Supply Resistor Setting Input | 7                              | V     |
| V <sub>5VL</sub>                             | Low-side 5V Supply Voltage                        | 6                              | V     |
| VSTBY                                        | Auto-Standby Mode Pin Voltage                     | -0.6 to +20 or V <sub>cc</sub> | V     |
| V <sub>inh</sub> , V <sub>inl</sub>          | PWM Input Pin Voltages                            | -0.6 to +20 or V <sub>cc</sub> | V     |
| V <sub>cs</sub>                              | CS Pin Voltage                                    | 5.3                            | V     |
| TJ                                           | Junction Temperature                              | -55 to 150                     | °C    |
| T                                            | Storage Temperature                               | -55 to 150                     | ٥C    |

*Ĝ*`àNFast™

(1) Absolute maximum ratings are stress ratings; devices subjected to stresses beyond these ratings may cause permanent damage.

(2) V<sub>SW (TRAN)</sub> allows for surge ratings during non-repetitive events that are <100us (for example start-up, line interruption) and repetitive events that are <300ns (for example repetitive leakage inductance spikes). Refer to Section 8.9 for detailed recommended design guidelines.

# 6.2. Recommended Operating Conditions<sup>(3)</sup>

| SYMBOL                              | SYMBOL PARAMETER                                          |     | ТҮР | MAX            | UNITS |
|-------------------------------------|-----------------------------------------------------------|-----|-----|----------------|-------|
| V <sub>cc</sub>                     | Supply Voltage                                            | 10  | 15  | 24             | V     |
| V <sub>INH</sub> , V <sub>INL</sub> | V <sub>INH</sub> , V <sub>INL</sub> PWM Input Pin Voltage |     | 5   | 15 or $V_{CC}$ | V     |
| VSTBY                               | Auto-Standby Mode Pin Voltage                             | 0   | 5   | 15 or $V_{CC}$ | V     |
| R <sub>DDL</sub>                    | Low-side gate drive turn-on current set resistor          | 300 |     | 1,500          | Ω     |
| R <sub>DDH</sub>                    | High-side gate drive turn-on current set resistor         | 300 |     | 1,500          | Ω     |
| Dead-time                           | Between INH and INL input                                 | 500 |     |                | ns    |
| TJ                                  | Operating Junction Temperature                            | -40 |     | 125            | ٥C    |

(3) Exposure to conditions beyond maximum recommended operating conditions for extended periods of time may affect device reliability.

#### 6.3. ESD Ratings

| SYMBOL | PARAMETER                               | МАХ   | UNITS |
|--------|-----------------------------------------|-------|-------|
| НВМ    | Human Body Model (per JESD22-A114)      | 2,000 | V     |
| CDM    | Charged Device Model (per JESD22-C101F) | 1,000 | V     |

#### 6.4. Thermal Resistance

| SYMBOL                          | PARAMETER           | TYP | UNITS |
|---------------------------------|---------------------|-----|-------|
| R <sub>eJC</sub> <sup>(4)</sup> | Junction-to-Case    | 2.2 | °C/W  |
| R <sub>eJA</sub> <sup>(4)</sup> | Junction-to-Ambient | 40  | °C/W  |

(4)  $R_{\theta}$  measured on DUT mounted on 1 square inch 2 oz Cu (FR4 PCB)

# 6.5. Electrical Characteristics

Typical conditions:  $V_{IN}$ = 400V,  $V_{CC}$  = 15V,  $F_{SW}$ = 50kHz,  $T_{AMB}$ = 25°C,  $I_D$ = 2.5A (unless otherwise specified)

| SYMBOL                                                             | PARAMETER                                                                         | MIN        | ТҮР                  | MAX        | UNITS | CONDITIONS                                                                            |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------|----------------------|------------|-------|---------------------------------------------------------------------------------------|
|                                                                    | V <sub>CC</sub> , V <sub>DDL</sub> , V <sub>B</sub> and V <sub>DDH</sub> S        | Supply C   | haracteristi         | cs         | -     |                                                                                       |
| V <sub>CCUV+</sub>                                                 | V <sub>CC</sub> UVLO Rising Threshold                                             | 8.0        | 8.6                  | 9.3        | V     |                                                                                       |
| V <sub>CCUV-</sub>                                                 | V <sub>cc</sub> UVLO Falling Threshold                                            |            | 7.4                  |            | V     |                                                                                       |
| I <sub>QCC-STBY</sub>                                              | V <sub>cc</sub> Standby Current                                                   | 190        | 300                  | 435        | μA    | $\overline{\text{STBY}} = 0 \text{ V}, \text{ V}_{SW} \gg V_{CC}$                     |
| lacc                                                               | I <sub>acc</sub> V <sub>cc</sub> Quiescent Current                                |            | 2.1                  |            | mA    | $V_{INL} = V_{INH} = 0 V, \overline{STB}$<br>= 5 V                                    |
| I <sub>occ-sw</sub> V <sub>cc</sub> Operating Current              |                                                                                   |            | 5                    |            | mA    | $F_{SW} = 50 \text{ KHz}$ (INL and<br>INH @ 50% Dut<br>cycle), $V_{SW} = 0 \text{ V}$ |
| V <sub>DDL</sub> V <sub>DD</sub> Supply Voltage                    |                                                                                   | 5.9        | 6.1                  | 6.6        | V     | cycle), $V_{SW} = 0 V$<br>$V_{CC} = 15 V$ , $V_{INL} = VI_{NH} = 0 V$                 |
| V <sub>DDLUV+</sub> V <sub>DDL</sub> UVLO Rising Turn-On Threshold |                                                                                   |            | 4.9                  |            | V     |                                                                                       |
| V <sub>DDLUV-HYS</sub>                                             | V <sub>DDL</sub> UVLO Hysteresis                                                  |            | 0.6                  |            | V     |                                                                                       |
| V <sub>BUV+</sub>                                                  | $V_{_{\rm B}}$ UVLO Rising Threshold ( $V_{_{\rm B}}$ – $V_{_{\rm SW}}$ )         | 8.0        | 8.6                  | 9.3        | V     |                                                                                       |
| V <sub>BUV-</sub>                                                  | $V_B$ UVLO Falling Threshold ( $V_B - V_{SW}$ )                                   |            | 7.8                  |            | V     |                                                                                       |
| I <sub>QVB</sub>                                                   | V <sub>B</sub> Quiescent Current                                                  |            | 1.6                  |            | mA    | $V_{INH} = V_{INL} = 0 V,$<br>$V_{SW} = 0 V, V_{B} = 15 V$                            |
| V <sub>DDH</sub>                                                   | V <sub>DD</sub> Supply Voltage                                                    | 5.9        | 6.1                  | 6.6        | V     | V <sub>B</sub> = 15 V                                                                 |
|                                                                    | 5V Output                                                                         | t (5V pin  | )                    |            |       |                                                                                       |
| $V_{5VL},V_{5VH}$                                                  | 5V Output Voltage                                                                 | 4.4        | 5.1                  | 5.5        | V     |                                                                                       |
|                                                                    | Input Logic Character                                                             | istics (IN | IL,INH, <u>STB</u> Y | <b>7</b> ) |       |                                                                                       |
| V <sub>LOGIC-H</sub>                                               | Input Logic High Threshold (rising edge)                                          |            | 2.5                  | 2.8        | V     |                                                                                       |
| V <sub>LOGIC-L</sub>                                               | Input Logic Low Threshold (falling edge)                                          | 1.1        | 1.2                  |            | V     |                                                                                       |
| $V_{\text{LOGIC-HYS}}$                                             | Input Logic Hysteresis                                                            |            | 1.3                  |            | V     |                                                                                       |
|                                                                    | Switching Ch                                                                      | aracteri   | stics                |            |       |                                                                                       |
| Fsw                                                                | Switching Frequency                                                               |            |                      | 100        | kHz   | $R_{DDL,H} = 300 \ \Omega$                                                            |
| t <sub>PW</sub> <sup>(1)</sup>                                     | Pulse width                                                                       | 0.05       |                      |            | us    |                                                                                       |
| t <sub>onhs</sub>                                                  | Prop Delay (IN <sub>H</sub> from Low to High, $V_{SW}$ pulled to $V_{IN}$ )       |            | 100                  |            | ns    | Fig. 3                                                                                |
| t <sub>OFFHS</sub>                                                 | Prop Delay (IN <sub>H</sub> from High to Low, $\rm V_{_{SW}}$ tri-stated)         |            | 100                  |            | ns    | Fig. 3                                                                                |
| t <sub>ONLS</sub>                                                  | Prop Delay (IN $_{\rm L}$ from Low to High, $V_{\rm SW}$ pulled to $P_{\rm GND})$ |            | 80                   |            | ns    | Fig. 4                                                                                |
| t <sub>OFFLS</sub>                                                 | Prop Delay (IN $_{\rm L}$ from High to Low, V $_{\rm SW}$ tri-stated)             |            | 100                  |            | ns    | Fig. 4                                                                                |
| tonhsdvdt                                                          | High side turn on dV/dt slew rate                                                 |            | 6                    |            | V/ns  | R <sub>DDH</sub> = 1000 Ω,<br>Fig. 19                                                 |
| tonlsdvdt                                                          | Low side turn on dV/dt slew rate                                                  |            | 4                    |            | V/ns  | $R_{DDL} = 1000 \ \Omega,$<br>Fig. 19                                                 |
| $t_{\text{OFFHSDVDT}}^{(2)}$                                       | High side turn off dV/dt slew rate                                                |            | 9                    |            | V/ns  |                                                                                       |
| t <sub>OFFLSDVDT</sub> <sup>(2)</sup>                              | Low side turn off dV/dt slew rate                                                 |            | 8                    |            | V/ns  |                                                                                       |

(1) Min Pulse width limitation is only for the high side FET

(2) Guaranteed by design

Typical conditions:  $V_{DS}$ =400V,  $V_{CC}$ =15V,  $F_{SW}$ = 50kHz,  $T_{AMB}$ =25°C,  $I_{D}$ =2.5A (unless otherwise specified)

| SYMBOL                  | PARAMETER                                                                    | MIN        | ТҮР          | МАХ         | UNITS | CONDITIONS                                                                                                                                       |  |  |
|-------------------------|------------------------------------------------------------------------------|------------|--------------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                         | Current                                                                      | Sense Ch   | aracteristic | cs (CS pin) |       |                                                                                                                                                  |  |  |
| I <sub>cs</sub>         | CS Pin Output Current                                                        | 1.16       | 1.25         | 1.34        | mA    | V <sub>INL</sub> = 5 V, I <sub>DS</sub> = 2.65 A                                                                                                 |  |  |
| Offset                  | CS Output Offset                                                             |            | +18          |             | μA    | $V_{INL} = 5 V, I_{DS} = 0 A$                                                                                                                    |  |  |
| t <sub>CSDLY</sub>      | CS Pin Delay (from $I_{\text{DS}}$ to $V_{\text{CS}},$ at 10% rated current) |            | 55           |             | ns    | $\begin{array}{l} \mbox{di/dt} = 40 \mbox{ A/us}, \\ \mbox{R}_{\mbox{SET}} = 400 \mbox{ Ohm}, \mbox{ C}_{\mbox{CS}} = 25 \mbox{ pF} \end{array}$ |  |  |
| Over-Current Protection |                                                                              |            |              |             |       |                                                                                                                                                  |  |  |
| ОСРтн                   | OCP Threshold Voltage ( $V_{CS}$ Pin)                                        |            | 1.9          |             | V     |                                                                                                                                                  |  |  |
|                         | Sta                                                                          | ndby Mod   | e Characte   | ristics     |       |                                                                                                                                                  |  |  |
| t <sub>TO_STBY</sub>    | Time Out Delay Entering Standby Mode                                         |            | 90           |             | μs    | V <sub>INL</sub> = 0 V                                                                                                                           |  |  |
| t <sub>ON_FP</sub>      | First Pulse Propagation Delay                                                |            | 490          | 650         | ns    | $V_{INL} = 5 V \text{ pulse}, \overline{\text{STBY}} = 0 V$                                                                                      |  |  |
|                         | Ov                                                                           | er-Temper  | ature Prote  | ection      |       |                                                                                                                                                  |  |  |
| T <sub>OTP+</sub>       | OTP Shutdown Threshold                                                       |            | 165          |             | °C    |                                                                                                                                                  |  |  |
| T <sub>OTP_HYS</sub>    | OTP Restart Hysteresis                                                       |            | 60           |             | °C    |                                                                                                                                                  |  |  |
|                         | Вос                                                                          | otstrap FE | T Characte   | ristics     |       |                                                                                                                                                  |  |  |
| I <sub>BOOT</sub>       | Bootstrap Charging Current                                                   |            | 1.2          |             | А     | $V_{CC} = 12 \text{ V}, \text{ V}_{B} = 0 \text{ V}, \ V_{SW} = 0 \text{ V}$                                                                     |  |  |

ĜaNFast™ NV6245M

# 6.7. Electrical Characteristics (3, cont.)

Typical conditions:  $V_{DS}$ =400V,  $V_{CC}$ =15V,  $F_{SW}$ = 50kHz,  $T_{AMB}$ =25°C,  $I_{D}$ =2.5A (unless otherwise specified)

| SYMBOL              | PARAMETER                                       | MIN      | TYP         | МАХ          | UNITS | CONDITIONS                                                                         |
|---------------------|-------------------------------------------------|----------|-------------|--------------|-------|------------------------------------------------------------------------------------|
|                     | Lov                                             | v side ( | GaN FET Cha | racteristics |       |                                                                                    |
| I <sub>DSS</sub>    | Drain-Source Leakage Current                    |          | 0.1         | 25           | μA    | $V_{DS}$ = 650 V, $V_{INL}$ = 0 V                                                  |
| I <sub>DSS</sub>    | Drain-Source Leakage Current, TC =150<br>⁰C     |          | 7           |              | μA    | $V_{DS}$ =650V, $V_{INL}$ =0V, $T_{C}$ =150 °C                                     |
| R <sub>DS(ON)</sub> | Low-side FET Drain-Source Resistance            |          | 275         | 385          | mΩ    | V <sub>INL</sub> = 5 V, I <sub>D</sub> = 2.5 A                                     |
| $V_{sd}$            | Source-Drain Reverse Voltage                    |          | 3.5         | 5            | V     | $V_{INL} = 0 V, V_{INH} = 0 V, I_{SD} = 2.5 A$                                     |
| Q <sub>oss</sub>    | Output Charge                                   |          | 13.5        |              | nC    | $V_{\rm DS} = 400 \text{ V}, V_{\rm INL} = 0 \text{ V}, V_{\rm INH} = 0 \text{ V}$ |
| Q <sub>RR</sub>     | Reverse Recovery Charge                         |          | 0           |              | nC    | V <sub>DS</sub> = 400 V                                                            |
| C <sub>oss</sub>    | Output Capacitance                              |          | 22.5        |              | pF    | V <sub>DS</sub> = 400 V, V <sub>INL</sub> = 0 V, V <sub>INH</sub> = 0 V            |
| C_0(er) (1)         | Effective Output Capacitance, Energy<br>Related |          | 26          |              | pF    | $V_{\rm DS} = 400 \text{ V}, V_{\rm INL} = 0 \text{ V}, V_{\rm INH} = 0 \text{ V}$ |
| C_{O(tr)}^{(2)}     | Effective Output Capacitance, Time<br>Related   |          | 33.5        |              | pF    | $V_{\rm DS} = 400 \ V, \ V_{\rm INL} = 0 \ V, \ V_{\rm INH} = 0 \ V$               |
|                     | Hig                                             | h side ( | GaN FET Cha | racteristics |       |                                                                                    |
| I <sub>DSS</sub>    | Drain-Source Leakage Current                    |          | 0.1         | 25           | μA    | $V_{DS}$ = 650 V, $V_{INL}$ = 0 V                                                  |
| I <sub>DSS</sub>    | Drain-Source Leakage Current, TC =150<br>⁰C     |          | 7           |              | μA    | $V_{DS}$ =650V, $V_{INL}$ =0V, $T_{C}$ =150 °C                                     |
| R <sub>DS(ON)</sub> | High-side FET Drain-Source Resistance           |          | 275         | 385          | mΩ    | $V_{_{\rm INL}} = 5 \text{ V}, \text{ I}_{_{\rm D}} = 2.5 \text{ A}$               |
| $V_{\rm SD}$        | Source-Drain Reverse Voltage                    |          | 3.5         | 5            | V     | $V_{INL} = 0 V, V_{INH} = 0 V, I_{SD} = 2.5 A$                                     |
| $Q_{OSS}$           | Output Charge                                   |          | 9.2         |              | nC    | $V_{\rm DS} = 400 \text{ V}, V_{\rm INL} = 0 \text{ V}, V_{\rm INH} = 0 \text{ V}$ |
| $Q_{_{RR}}$         | Reverse Recovery Charge                         |          | 0           |              | nC    | V <sub>DS</sub> = 400 V                                                            |
| C <sub>oss</sub>    | Output Capacitance                              |          | 13          |              | pF    | V <sub>DS</sub> = 400 V, V <sub>INL</sub> = 0 V, V <sub>INH</sub> = 0 V            |
| C_0(er) (1)         | Effective Output Capacitance, Energy<br>Related |          | 16.5        |              | pF    | $V_{\rm DS} = 400 \ V, \ V_{\rm INL} = 0 \ V, \ V_{\rm INH} = 0 \ V$               |
| $C_{O(tr)}^{(2)}$   | Effective Output Capacitance, Time<br>Related   |          | 23          |              | pF    | $V_{\rm DS} = 400 \ V, \ V_{\rm INL} = 0 \ V, \ V_{\rm INH} = 0 \ V$               |

(1)  $C_{O(er)}$  is a fixed capacitance that gives the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 400 V

(2)  $C_{O(tr)}$  is a fixed capacitance that gives the same charging time as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 400 V



## 6.8. Switching Waveforms

(T<sub>c</sub> = 25 °C unless otherwise specified)



Fig. 1. Propagation Delay ZVS Mode  $t_{\rm ONHS/OFFHS}$ 



GaNFast™ NV6245M

Fig. 2. Propagation Delay ZVS Mode  $\rm t_{ONLS/OFFLS}$ 



Fig. 3. Propagation Delay Hard Switching tonhs/OFFHs



Fig. 4. Propagation Delay Hard Switching tonls/OFFLS

Navitas

### 6.9. Characteristic Graphs

(GaN FET,  $T_{C}$  = 25 °C unless otherwise specified)



Fig. 5. Pulsed Drain current ( $I_{DSL,H}$  PULSE) vs. drain-tosource voltage ( $V_{DSL,H}$ ) at T = 25 °C



Fig. 7. Source-to-drain reverse conduction voltage  $(I_{SDL,H})$ 



Fig. 9.  $V_{\text{LOGIC-H}}$  and  $V_{\text{LOGIC-L}}$  vs. junction temperature (T\_,)



ĜaNFast™ NV6245M

Fig. 6. Pulsed Drain current ( $I_{DSL,H}$  PULSE) vs. drain-to-source voltage ( $V_{DSL,H}$ ) at T = 125 °C



Fig. 8. Drain-to-source leakage current (I\_{DSSL,H}) vs.drain-to-source voltage (V\_{DSL,H})



Fig. 10. Normalized on-resistance  $(R_{DSL,H(ON)})$  vs. junction temperature  $(T_{,j})$ 



# ĜầNFast™ NV6245M

## **Characteristic Graphs (Cont.)**



Fig. 11. Output capacitance  $(C_{OSSL,H})$  vs. drain-tosource voltage  $(V_{DSL,H})$ 







Fig. 15. VCC stand-by quiescent current (IQCC) vs. supply voltage (VCC)



Fig. 12. Energy stored in output capacitance  $(E_{OSSLH})$  vs. drain-to-source voltage  $(V_{DSLH})$ 



Fig. 14. VCC quiescent current (IQCC) vs. supply voltage (VCC)

Navitas

## **Characteristic Graphs (Cont.)**



Fig. 16. Propagation delay ( $T_{ON}$  and  $T_{OFF}$ ) vs. junction temperature ( $T_{I}$ ) – low side



Fig. 18. Slew rate (dV/dt) vs. gate drive turn-on current set resistance (R<sub>DDL/H</sub>) at T = 25 °C



Fig. 20. Max. thermal transient impedance (Z  $_{thJC})$  vs. pulse width (t  $_{\rm P})$ 



ĜaNFast™ NV6245M

Fig. 17. Propagation delay (T<sub>ON</sub> and T<sub>OFF</sub>) vs. junction temperature (T<sub>J</sub>) – high side





Fig. 21. CS Pin Current Output Drift vs. case temperature (Tc)



# 7. Pin Configurations and Functions



ĜaNFast™ NV6245M

| Pin                 |                  | I/O <sup>(1)</sup> | Description                                                                                                                                          |  |
|---------------------|------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number              | Symbol           |                    |                                                                                                                                                      |  |
| 2 – 6, 12, 28, PAD1 | P <sub>GND</sub> | G                  | Power ground                                                                                                                                         |  |
| 1                   | CS               | 0                  | GaN FET IDS current sensing set pin. Internal current source and external resistor sets current measurement level. Connect resistor from CS to SGND. |  |
| 7                   | 5VL              | Р                  | Low-side 5 V supply                                                                                                                                  |  |
| 8                   | STBY             | I                  | Auto-standby enable input (0=ON)                                                                                                                     |  |
| 9                   | INL              | I                  | Low-side drive input                                                                                                                                 |  |
| 10                  | IN <sub>H</sub>  | I                  | High-side drive input                                                                                                                                |  |
| 11, 30              | NC               | NC                 | No connect                                                                                                                                           |  |
| 13 – 17             | V <sub>IN</sub>  | Р                  | HV input                                                                                                                                             |  |
| 18 – 22, 27, PAD2   | V <sub>SW</sub>  | 0                  | Half-bridge switch node                                                                                                                              |  |
| 23                  | R <sub>DDH</sub> | I/O                | High-side gate drive turn-on current set resistor (using $R_{\text{DDH}}$ resistor connected from $R_{\text{DDH}}$ pin to $V_{\text{DDH}}$ pin)      |  |
| 24                  | V <sub>DDH</sub> | Р                  | High-side drive supply                                                                                                                               |  |
| 25                  | 5V <sub>H</sub>  | Р                  | High-side 5 V supply                                                                                                                                 |  |
| 26                  | V <sub>B</sub>   | Р                  | High-side gate driver bootstrap rail                                                                                                                 |  |
| 29                  | V <sub>cc</sub>  | Р                  | IC supply voltage                                                                                                                                    |  |
| 31                  | R <sub>DDL</sub> | I/O                | Low-side gate drive turn-on current set resistor (using $R_{DDL}$ resistor connected from $R_{DDL}$ pin to $V_{DDL}$ pin)                            |  |
| 32                  | V <sub>DDL</sub> | Р                  | Low-side drive supply                                                                                                                                |  |

(1) I = Input, O = Output, P = Power, G = Ground, NC = No Connect

The functional description contains additional information regarding the IC operating modes and pin functionality.

ĜàNFast™

NV6245M

## 8.1. GaN Power IC Connections and Component Values

The typical connection diagram for this GaN Half-Bridge IC is shown in Fig. 23. The IC pins include the drain of the high-side GaN power FET (VIN), the half-bridge mid-point switched node (V<sub>SW</sub>), the source of the low-side GaN power FET and IC GND (P<sub>GND</sub>), low-side IC supply (V<sub>CC</sub>), low-side gate drive supply (V<sub>DDL</sub>), low-side turn-on dV/dt control (R<sub>DDL</sub>), low-side 5V supply (5V<sub>L</sub>), low-side referenced PWM inputs (IN<sub>L</sub>, IN<sub>H</sub>), low-side current sensing output (CS), auto-standby enable input (STBY), high-side supply (V<sub>B</sub>), high-side gate drive supply (V<sub>DDH</sub>), and high-side 5V supply (5V<sub>H</sub>). The external low-side components around the IC include V<sub>CC</sub> supply capacitor (C<sub>VCC</sub>) connected between V<sub>CC</sub> pin and P<sub>GND</sub>, V<sub>DDL</sub> supply capacitor (C<sub>VDDL</sub>) connected between V<sub>DDL</sub> pin and P<sub>GND</sub>, turn-on dV/dt set resistor (R<sub>DDL</sub>) connected to P<sub>GND</sub> to enable auto-standby mode or connected to 5V<sub>L</sub> to disable auto-standby mode. The external high-side components around the IC include V<sub>B</sub> supply capacitor (C<sub>VB</sub>) connected between V<sub>B</sub> pin and P<sub>GND</sub>, the auto-standby mode. The external high-side components around the IC include V<sub>B</sub> supply capacitor (C<sub>VB</sub>) connected between V<sub>B</sub> pin and P<sub>GND</sub>, the auto-standby mode. The external high-side components around the IC include V<sub>B</sub> supply capacitor (C<sub>VB</sub>) connected between V<sub>B</sub> pin and V<sub>SW</sub>, V<sub>DDH</sub> supply capacitor (C<sub>VDH</sub>) connected between V<sub>DL</sub> pin and P<sub>GND</sub>, the auto-standby mode. The external high-side components around the IC include V<sub>B</sub> supply capacitor (C<sub>VB</sub>) connected between V<sub>B</sub> pin and V<sub>SW</sub>, V<sub>DDH</sub> supply capacitor (C<sub>VDH</sub>) connected between V<sub>DL</sub> pin and V<sub>SW</sub>, turn-on dV/dt set resistor (R<sub>DDH</sub>) connected between V<sub>DDH</sub> pin and R<sub>DDH</sub> pin, and 5V supply capacitor (C<sub>SVH</sub>) connected between 5V<sub>H</sub> pin and V<sub>SW</sub>. The high side V<sub>B</sub>, 5V<sub>H</sub> and V<sub>DDH</sub> bypass capacitors must be chosen carefully to accommodate various system considerations such as high side wake up time, high side hold up time and standby power.



Fig. 23. IC connection diagram

The following table (Table I) shows the recommended component values (typical only) for the external components connected to the pins of this Half-Bridge GaN power IC. These components should be placed as close as possible to the IC. Please see PCB Layout Guidelines for more information.

GàNFast™

NV6245M

| SYM               | DESCRIPTION                                       | ТҮР                         | UNITS |
|-------------------|---------------------------------------------------|-----------------------------|-------|
| C <sub>VCC</sub>  | V <sub>CC</sub> supply capacitor                  | 0.1                         | μF    |
| $C_{\text{VDD}}$  | $V_{DD}$ supply capacitor                         | 0.01                        | μF    |
| R <sub>DDL</sub>  | Low-side gate drive turn-on current set resistor  | 300 (minimum)               | Ω     |
| R <sub>SET</sub>  | Current sense amplitude set resistor              | See Section 8.6, Equation 1 | Ω     |
| C <sub>5VL</sub>  | $5V_L$ supply capacitor                           | 0.022                       | μF    |
| C <sub>VB</sub>   | V <sub>B</sub> supply capacitor                   | 0.01                        | μF    |
| C <sub>VDDH</sub> | $V_{\text{DDH}}$ supply capacitor                 | 0.01                        | μF    |
| R <sub>DDH</sub>  | High-side gate drive turn-on current set resistor | 300 (minimum)               | Ω     |
| C <sub>5VH</sub>  | $5V_H$ supply capacitor                           | 0.01                        | μF    |

Table I. Recommended component values (typical only).

#### 8.2. UVLO Mode

This GaN Power IC includes under-voltage lockout (UVLO) circuits for both the high side and low side power supplies for properly disabling all the internal circuitry while ensuring that the gates of power FETs are kept in their OFF state. While  $V_{CC}$  is below the  $V_{CCUV+}$  threshold (8.6V, typical) and  $V_{DDL}$  is below the  $V_{DDLUV+}$  threshold (4.9V, typical) the low side power FET gate is kept in its OFF state while an analogous situation is applicable for the high side power FET gate while  $V_B$  and  $V_{DDH}$  are below their respective UVLO thresholds. As the  $V_{CC}$  supply voltage increases (Fig. 24), the voltage at the  $V_{DDL}$  pin also increases and exceeds  $V_{DDUV+}$ .  $V_{DDL}$  voltage continues to increase with  $V_{CC}$  until it gets limited to a constant voltage level (6.1V, typical) by the internal regulator. The  $V_{CC}$  voltage continues to increase until it exceeds  $V_{CCUV+}$  and the IC enters Normal Operating Mode. The gate drive is enabled and the control signal at the IN<sub>L</sub> input turns the internal low side power FET on and off normally. While the low side power FET is ON the bootstrap capacitor (V<sub>B</sub>) is charged through the internal bootstrap FET. Analogous to the low side situation, as V<sub>B</sub> and consequently  $V_{DDH}$  rise above their respective UVLO thresholds the high side gate driver is enabled and can respond to IN<sub>H</sub>. During system power off, when  $V_{CC}$  decreases below the  $V_{CCUV+}$  threshold (7.4V, typical), the low side gate drive is disabled, and the IC enters UVLO Mode.





GàNFast™

NV6245M

Fig. 24. UVLO Mode timing diagram

#### 8.3. Normal Operating Mode

During normal operating mode, Vcc is set at a sufficient level (15 V typical) by the auxiliary power supply of the power converter, and V<sub>B</sub> is at a sufficient level (as set by V<sub>CC</sub> and the internal bootstrap circuit). The PWM input signals at the IN<sub>L</sub> and IN<sub>H</sub> pins turn the gates of the internal high- and low-side GaN power FETs on and off at the desired duty-cycle, frequency, and dead-time. The input logic signal at the INL pin turns the low-side half-bridge power FET on and off (0=OFF, 1=ON), and the input logic signal at the IN<sub>H</sub> pin turns the high-side half-bridge power FET on and off (0=OFF, 1=ON). As the PWM inputs are turned on and off in a complementary manner each switching cycle, the V<sub>SW</sub> pin (half-bridge mid-point) is then switched between P<sub>GND</sub> (IN<sub>L</sub>=1, IN<sub>H</sub>=0) and V<sub>IN</sub> (IN<sub>L</sub>=0, IN<sub>H</sub>=1) at the given frequency and duty-cycle (Fig. 25). This GaN Half-Bridge IC includes shoot-through protection circuitry that prevents both power FETs from turning on simultaneously. This IC also includes an internal bootstrap FET for supplying the high-side circuitry. The bootstrap FET is enabled during normal operating mode and is turned on each PWM switching cycle only when the INL pin is 'HIGH' and the low-side power FET is on. This will allow the V<sub>B</sub> capacitor to be charged up each switching cycle for properly maintaining the necessary floating high-side supply voltage. The V<sub>B</sub> capacitor value should be sized correctly such that the V<sub>B</sub> voltage is maintained at a sufficient level above UVLO- during normal operation. Should the V<sub>B</sub>-V<sub>SW</sub> voltage decrease below the VB<sub>UV</sub>- falling UVLO threshold (8.0 V typical) at any time, then the high-side GaN power FET will turn off and become disabled until V<sub>B</sub>-V<sub>SW</sub> increases again above the  $VB_{UV+}$  rising threshold (8.6 V typical).



GàNFast™

NV6245M

Fig. 25. Normal operating mode timing diagram

#### 8.4. Low Power Standby Mode

This GaN Half-Bridge IC includes an autonomous low power standby mode for disabling the IC and reducing the V<sub>CC</sub> current consumption. During normal operating mode, the PWM input signals at the IN<sub>L</sub> and IN<sub>H</sub> pins turn the gates of the internal high- and low-side GaN power FETs on and off at the desired duty-cycle, frequency, and deadtime. If the input pulses at the IN<sub>L</sub> pin stop and stay below the lower V<sub>INL</sub>- turn-off threshold (1.1V, typical) for the duration of the internal timeout standby delay ( $t_{TO_STBY}$ , 90usec, typical), then the IC will automatically enter low power standby mode (Fig. 26). This will disable the gate drive and other internal circuitry and reduce the V<sub>CC</sub> supply current to a low level (300uA, typical). When the IN<sub>L</sub> pulses restart, the IC will wake up after a delay (typically around 490ns) at the first rising edge of the IN<sub>L</sub> input and enter normal operating mode again. To enable auto standby mode, the <u>STBY</u> pin should be connected to Source (set low). To disable auto standby mode, <u>STBY</u> pin should be connected to the 5V<sub>L</sub> pin 7 (set high).



Fig. 26. Autonomous Low Power Standby Mode timing diagram

During first start-up pulses or during hard-switching conditions, it is desirable to limit the slew rate (dV/dt) of the drain of the power FET during turn-on. This is necessary to reduce EMI or reduce circuit switching noise. To program the turn-on dV/dt rate of the internal power FET, a resistor ( $R_{DDL,H}$ ) is placed in between the  $V_{DDL,H}$  pin and the  $R_{DDL,H}$  pin. This resistor ( $R_{DDL,H}$ ) sets the turn-on current of the internal gate driver and therefore sets the turn-on falling edge dV/dt rate of the drain of the power FET (Fig. 27). These resistor values should be 300 $\Omega$  minimum (see Table II).



Fig. 27. Turn-on dV/dt slew rate control

| SYM    | DESCRIPTION                    | MIN | ТҮР | МАХ   | UNITS |
|--------|--------------------------------|-----|-----|-------|-------|
| Rddl,h | R <sub>DDL,H</sub><br>resistor | 300 |     | 1,500 | Ω     |

Table II. Recommended RDDL, H values

#### 8.6. Internal Turn-off dV/dt Control

To reduce EMI and reduce circuit switching noise, it is desirable to limit the turn-off dV/dt slew rate of the drain of the low-side and high-side GaN power FETs. This GaN IC includes low-side and high-side turn-off dV/dt slew rates that are optimized for motor drive applications. The turn-off speed of the low-side and high-side GaN power FETs are internally set to a slow dV/dt rate (15V/ns typ, Fig. 28). This slow turn-off dV/dt rate dramatically reduces conducted and radiated EMI noise across a wide frequency spectrum, especially with motor drive applications where high di/dt and dV/dt induced common mode noise exists due to motor cables. This common mode noise typically requires external common mode filters to reduce EMI but these filters can be reduced or eliminated due to the limited high-side dV/dt slew rate.

NV6245M



ĜầNFast™ NV6245M

Fig. 28. Vsw waveforms during high-side turn-off (ID = 2.5A)

### 8.7. GaNSense<sup>™</sup> Technology Loss-Less Current Sensing

For many applications it is necessary to sense the cycle-by-cycle current flowing through the low-side GaN power FET. Existing current sensing solutions require a current sensing resistor to be placed in between the source of the low-side GaN power FET and  $P_{GND}$ . This resistor method increases system conduction power losses, creates a hotspot on the PCB, and lowers overall system efficiency. To eliminate this external resistor and hotspot, and increase system efficiency, this GaN Half-Bridge IC includes GaNSense<sup>TM</sup> Technology for integrated and accurate loss-less current sensing. The current flowing through the internal low-side GaN power FET is sensed internally and then converted to a current at the current sensing output pin (CS). An external resistor ( $R_{SET}$ ) is connected from the CS pin to the Source ( $P_{GND}$ ) and is used to set the amplitude of the CS pin voltage signal (Fig. 29). This allows for the amplitude of the CS pin signal to be programmed so it is compatible with different controllers with different current sensing input thresholds.



Fig. 29. External resistor sensing vs. GaNSense<sup>™</sup> Technology



To select the correct  $R_{SET}$  resistor value, the following equation (Equation 1) can be used. This equation uses the equivalent desired external current sensing resistor value ( $R_{CS}$ ), together with the gain of the internal sensing circuitry, to generate the equivalent  $R_{SET}$  resistor value. This  $R_{SET}$  value will give then give the correct voltage level at the CS pin to be compatible with the internal current sensing threshold of the system controller.

ĜàNFast™

NV6245M

 $I_{OUT} Ratio = \frac{I_{DS}}{I_{CS}} = \frac{2.65A}{0.00125A} = 2120$  $R_{SET} = 2120 * R_{CS}$ 

Equation 1. R<sub>SET</sub> resistor value equation

When comparing GaNSense<sup>TM</sup> Technology versus existing external current sensing resistor method (Fig. 30), the total ON resistance,  $R_{ON(TOT)}$ , can be substantially reduced from 550m to 275m. The power loss savings by eliminating the external resistor results in a +0.5% efficiency benefit for the overall system.



Fig. 30. External current sensing resistor vs. GaNSense<sup>™</sup> Technology



This GaN Power IC includes cycle-by-cycle over-current detection and protection (OCP) circuitry to protect the GaN power FET against high current levels. During the on-time of each switching cycle, should the peak current exceed the internal OCP threshold (1.9V, typical), the internal gate drive will turn the GaN power FET off quickly and truncate the on-time period to prevent damage occurring to the IC. The IC will then turn on again at the next PWM rising edge at the start of the next on-time period (Fig. 31). This OCP protection feature will self-protect the IC each switching cycle against fast peak over current events and greatly increase the robustness and reliability of the system. The actual peak current threshold can be calculated using Equation 2 and is a function of the internal current-sensing ratio and the external R<sub>SET</sub> resistor. The internal OCP threshold (1.9V, typical) is much higher than the OCP thresholds of many popular PWM controllers. This ensures good compatibility of this IC with existing controllers without OCP threshold conflicts.

GàNFast™

NV6245M



$$I_{OCP} = \frac{[1.9 \text{ V} \times 2120]}{R_{SET}}$$

Equation 2. OCP trip current threshold equation

#### 8.9. Over Temperature Protection (OTP)

This GaN Power IC includes over-temperature detection and protection (OTP) circuitry to protect the IC against excessively high junction temperatures (T<sub>J</sub>). High junction temperatures can occur due to overload, high ambient temperatures, and/or poor thermal management. Should T<sub>J</sub> exceed the internal T<sub>OTP+</sub> threshold (165C, typical) then the IC will latch off safely. When T<sub>J</sub> decreases again and falls below the internal T<sub>OTP-</sub> threshold (105C, typical), then the OTP latch will be reset. Until then, internal OTP latch is guaranteed to remain in the correct state while V<sub>CC</sub> is greater than 5V. During an OTP event, this GaN IC will latch off and the system V<sub>CC</sub> supply voltage will decrease due to the loss of the aux winding supply. The system V<sub>CC</sub> will fall below the lower UV- threshold of the controller and the high-voltage start-up circuit will turn-on and V<sub>CC</sub> will increase again.

Ĝa≀NFast™

NV6245M



Fig. 32. OTP threshold timing diagram

#### 9. PCB Layout Guidelines

For best electrical and thermal results, these PCB layout guidelines (and 4 steps below) must be followed:

- Place IC components as close as possible to the GaN IC. Place R<sub>SET</sub> resistor directly next to CS pin to minimize high frequency switching noise.
- 2) Connect the ground of IC components to Source to minimize high frequency switching noise. Connect controller ground also to Source (P<sub>GND</sub>).
- 3) Route all connections on single layer. This allows for large thermal copper areas on other layers.
- 4) Place large copper areas on and around Pad1 and Pad2.
- 5) Place many thermal vias inside Pad1 and Pad2 and inside Pad1 and Pad2 copper areas.

Place large possible copper areas on all other PCB layers (bottom, top, mid1, mid2).

Do not extend copper planes from the low-side across the components or pads of the high-side; do not extend copper planes from the high-side across the components or pads of the low-side! Keep high and low-side layouts separate. Do not overlap!



Step 1. Place GaN IC and components on PCB. Place components as close as possible to IC



Step 3. Place many thermal vias inside source pad and inside source copper areas. (dia=0.65mm, hole=0.33mm, pitch=0.925mm, via wall=1mil)



*Ĝ*ầNFast<sup>™</sup> NV6245M

Step 2. Route all connections on single layer. Make large copper areas on and around Source pad



Step 4. Place large copper areas on other layers. Make all thermal copper areas as large as possible!



## 10. Recommended PCB Land Pattern



Top View All dimensions are in mm

Navitas

# 11. Package Outline (Power QFN)







| SYM | MIN   | MON      | MAX   |
|-----|-------|----------|-------|
| A   | 0.80  | 0.85     | 06.0  |
| A1  | 0.00  | 0.02     | 0.05  |
| A3  | I     | 0.20 REF | I     |
| ٥   | 7.93  | 8.00     | 8.07  |
| ш   | 5.93  | 6.00     | 6.07  |
| D2  | 2.225 | 2.275    | 2.325 |
| E3  | 4.15  | 4.20     | 4.25  |
| D3  | 2.85  | 2.90     | 2.95  |
| E3  | 0.30  | 0.35     | 0.40  |
| D4  | 2.925 | 2.975    | 3.025 |
| E4  | 2.85  | 2.90     | 2.95  |
| _   | 0.55  | 0.60     | 0.65  |
| 5   | 0.20  | 0.25     | 0.30  |
| q   | 0.25  | 0.30     | 0.35  |
| e   |       | 0.65 BSC |       |
| ۵   | I     | 0.15 REF | 1     |

ĜaNFast™ NV6245M



# 12. Tape and Reel Dimensions



Ko = 1.40



# 13. Tape and Reel Dimensions (Cont.)







ĜaNFast™ NV6245M

13" Reel



4 REF

臣

8.2

+ 44.50 + + 44.50 -

в



# 14. Ordering Information

| Part Number | Operating<br>Temperature Grade    | Storage<br>Temperature Range         | Package          | MSL<br>Rating | Packing<br>(Tape & Reel) |
|-------------|-----------------------------------|--------------------------------------|------------------|---------------|--------------------------|
| NV6245M-RA  | -55°C to +150°C T <sub>CASE</sub> | -55°C to +150°C<br>T <sub>CASE</sub> | 6 x 8 mm<br>PQFN | 3             | 1000: 7" Reel            |
| NV6245M     | -55°C to +150°C T <sub>CASE</sub> | -55°C to +150°C<br>T <sub>CASE</sub> | 6 x 8 mm<br>PQFN | 3             | 5000: 13" Reel           |

#### **15. 20-Year Limited Warranty**

The product(s) described in this data sheet **include a** warranty period of twenty (20) years under, and subject to the terms and conditions of, Navitas' express limited product warranty, available at <a href="https://navitassemi.com/terms-conditions">https://navitassemi.com/terms-conditions</a>. The warranted specifications include only the MIN and MAX values only listed in Absolute Maximum Ratings, ESD Ratings and Electrical Characteristics sections of this datasheet. Typical (TYP) values or other specifications are not warranted.



#### 16. Revision History

| Date          | Status                | Notes                                                                                            |
|---------------|-----------------------|--------------------------------------------------------------------------------------------------|
| Sept 18, 2023 | Preliminary Datasheet |                                                                                                  |
| Apr 28, 2024  | Preliminary Datasheet | Update Ton/Toff/turn on and off dVdt value in EC table. Update figure 16 and 17, Ton/Toff graph. |
| Jun 27, 2024  | Final Datasheet       | Add low side turn off dVdt in features at page 1. Add minimum dead time in 6.2 at page 4.        |
| Sept 11, 2024 | Final Datasheet       | Update Fig. 18 (page 11), Table I (page 14), Section 8.5 (page 17, paragraph text & Table II)    |



### **Additional Information**

#### IMPORTANT NOTICES AND DISCLAIMERS

ĜàNFast™

NV6245M

EXCEPT TO THE EXTENT THAT INFORMATION IN THIS DATA SHEET IS EXPRESSLY AND SPECIFICALLY WARRANTED IN WRITING BY NAVITAS SEMICONDUCTOR ("NAVITAS"), EITHER PURSUANT TO THE TERMS AND CONDITIONS OF THE LIMITED WARRANTY CONTAINED IN <u>NAVITAS' STANDARD TERMS AND CONDITIONS OF SALE</u> OR A WRITTEN AGREEMENT SIGNED BY AN AUTHORIZED NAVITAS REPRESENTATIVE, (1) ALL INFORMATION IN THIS DATA SHEET OR OTHER DESIGN RESOURCES PROVIDED BY NAVITAS, INCLUDING WITHOUT LIMITATION RELIABILITY AND TECHNICAL DATA, REFERENCE DESIGNS, APPLICATION ADVICE OR TOOLS, AND SAFETY INFORMATION (COLLECTIVELY, "DESIGN RESOURCES"), ARE PROVIDED "AS IS" AND WITH ALL FAULTS; AND (2) NAVITAS MAKES NO WARRANTIES OR REPRESENTATIONS AS TO ANY SUCH INFORMATION OR DESIGN RESOURCES AND HEREBY DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

CUSTOMER RESPONSIBILITIES. This data sheet and other Design Resources provided by Navitas are intended only for technically trained and skilled developers designing with Navitas- or Genesic-branded products ("Products"). Performance specifications and the operating parameters of Products described herein are determined in the independent state and may not perform the same way when installed in customer products. The customer (or other user of this data sheet) is solely responsible for (a) designing, validating and testing the application, products and systems in which Products are incorporated; (b) evaluating the suitability of Products for the intended application and the completeness of the information in this data sheet with respect to such application; (c) ensuring the application meets applicable standards and any safety, security, regulatory or other requirements; (d) procuring and/or developing production firmware, if applicable; and (e) completing system qualification, compliance and safety testing, EMC testing, and any automotive, high-reliability or other system qualifications that apply.

NON-AUTHORIZED USES OF PRODUCTS. Except to the extent expressly provided in a writing signed by an authorized Navitas representative, Products are not designed, authorized or warranted for use in extreme or hazardous conditions; aircraft navigation, communication or control systems; aircraft power and propulsion systems; air traffic control systems; military, weapons, space-based or nuclear applications; life-support devices or systems, including but not limited to devices implanted into the human body and emergency medical equipment; or applications where product failure could lead to death, personal injury or severe property or environmental damage. The customer or other persons using Products in such applications without Navitas' agreement or acknowledgement, as set forth in a writing signed by an authorized Navitas representative, do so entirely at their own risk and agree to fully indemnify Navitas for any damages resulting from such improper use.

CHANGES TO, AND USE OF, THIS DATA SHEET. This data sheet and accompanying information and resources are subject to change without notice. Navitas grants you permission to use this data sheet and accompanying resources only for the development of an application that uses the Products described herein and subject to the notices and disclaimers above. Any other use, reproduction or display of this data sheet or accompanying resources and information is prohibited. No license is granted to any Navitas intellectual property right or to any third-party intellectual property right.

TERMS AND CONDITIONS. All purchases and sales of Products are subject to <u>Navitas' Standard Terms and Conditions of Sale</u>, including the limited warranty contained therein, unless other terms and conditions have been agreed in a writing signed by an authorized Navitas representative. This data sheet, and Navitas' provision of this data sheet or other information and resources, do not expand or otherwise alter those terms and conditions.

Navitas, GeneSiC, the Navitas and GeneSiC logos, GaNEast, GaNSafe and other Navitas marks used herein are trademarks or registered trademarks of Navitas Semiconductor Limited or its affiliates. Other trademarks used herein are the property of their respective owners.

Copyright © 2024 Navitas Semiconductor Limited and affiliates. All rights reserved.

Contact:

